Claims
- 1. An integrated circuit device resistor structure, comprising:
- an insulating layer having an elongate etched out region connecting a first conductive region with a second conductive region, said elongate region having substantially vertical side walls;
- insulating side wall regions along the side walls of the elongate region, said insulating side wall regions defining an elongate narrowed region therebetween connecting the conductive regions; and
- a polycrystalline silicon region located in the narrowed region, wherein said polycrystalline silicon region forms a resistor connecting the conductive regions.
- 2. The structure of claim 1, wherein the resistor comprises a load structure for an SRAM cell.
- 3. The resistor structure of claim 1, wherein said polycrystalline silicon region has a cross section characteristic of being formed from the steps of:
- forming a layer of polycrystalline silicon over said insulating layer and said insulating side wall regions, and in the narrowed region; and
- anisotropically etching back the polycrystalline silicon layer to leave said polycrystalline silicon region in the narrowed region.
- 4. The resistor structure of claim 3, wherein said polycrystalline silicon region has an upper surface below an upper surface of said insulating layer.
Parent Case Info
This is a Division of application Ser. No. 07/531,012, filed 31 May 1990 now U.S. Pat. No. 5,151,376.
US Referenced Citations (5)
Divisions (1)
|
Number |
Date |
Country |
Parent |
531012 |
May 1990 |
|