Claims
- 1. A method of fabricating transistors on a semiconductor substrate, comprising:
providing gate dielectrics of equal thickness to a first and second transistor on the semiconductor substrate; and varying a polysilicon doping level of the first transistor with a polysilicon doping level of the second transistor.
- 2. The method of claim 1, wherein varying the polysilicon doping level of the first transistor with a polysilicon doping level of the second transistor comprises blocking a polysilicon region of the first transistor during a polysilicon doping process.
- 3. The method of claim 1, wherein varying the polysilicon doping level of the first transistor with a polysilicon doping level of the second transistor comprises blocking a polysilicon region of the first transistor during a charge implantation process for source and drain regions of the first and second transistors.
- 4. The method of claim 1, wherein varying the polysilicon doping level of the first transistor with a polysilicon doping level of the second transistor comprises counter doping the polysilicon region of the first transistor.
- 5. The method of claim 1, wherein providing gate dielectrics of equal thickness to a first and second transistor on the semiconductor substrate comprises growing an equal amount of gate oxide for the first and second transistor.
- 6. The method of claim 2, wherein blocking the polysilicon region of the first transistor comprises:
applying a photoresist over the semiconductor substrate; covering the polysilicon region of the first transistor with a mask; and applying ultraviolet light.
- 7. The method of claim 3, wherein blocking the polysilicon region of the first transistor comprises:
applying a photoresist over the semiconductor substrate; covering the polysilicon region of the first transistor with a mask; and applying ultraviolet light.
- 8. A method for fabricating transistors on a semiconductor substrate, comprising:
blocking a polysilicon region of a first transistor on the semiconductor substrate while exposing a polysilicon region of a second transistor on the semiconductor substrate; and doping exposed regions of the semiconductor substrate with charges.
- 9. The method of claim 8, wherein doping the exposed regions of the semiconductor with charges reduces the resistivity of the polysilicon of the second transistor on the semiconductor substrate.
- 10. The method of claim 8, wherein doping the exposed regions of the semiconductor with charges forms a source and drain for the first and second transistors.
- 11. The method of claim 8, wherein doping the semiconductor is achieved by ion implantation.
- 12. The method of claim 8, wherein doping the semiconductor is achieved by thermal diffusion.
- 13. The method of claim 8, wherein blocking the polysilicon region of the first transistor comprises:
applying a photoresist over the semiconductor substrate; covering the polysilicon region of the first transistor with a mask; and applying ultraviolet light.
- 14. The method of claim 8, further comprising the step of counter doping the polysilicon region of the first transistor with a second type of charges.
- 15. A method for fabricating transistors on a semiconductor substrate, comprising:
forming a gate, source, and drain for each of a first and second transistor on the semiconductor substrate; blocking a polysilicon region that defines the gate of the first transistor while exposing a polysilicon region that defines the gate of the second transistor; and counter doping exposed regions of the semiconductor substrate with charges.
- 16. The method of claim 15, wherein forming the gate, source, and drain for each of the first and second transistors comprises:
oxidizing the semiconductor substrate; etching field oxide from the semiconductor substrate; depositing an oxide layer; depositing polysilicon to form gates for each of the first and second transistors; and doping the semiconductor substrate to create source and drain junctions for the first and second transistors.
- 17. The method of claim 15, wherein blocking the polysilicon region that defines the gate of the second transistor comprises:
applying a photoresist over the semiconductor substrate; covering the polysilicon region of the first transistor with a mask; and applying ultraviolet light to the photoresist.
- 18. A method for fabricating a transistor on a semiconductor substrate, comprising:
varying a polysilicon doping level near a first and second edge of a diffusion region with a polysilicon doping level of a center region of a polysilicon region.
- 19. The method of claim 18, wherein varying the polysilicon doping level near the first and second edge of the diffusion region with a polysilicon doping level of the center region comprises blocking a first and second edge of the diffusion region of the transistor during a polysilicon doping process.
- 20. The method of claim 18, wherein varying the polysilicon doping level of the first and second edge near the diffusion region with a polysilicon doping level of the center region comprises blocking a first and second edge of the diffusion region of the first transistor during a charge implantation process for source and drain regions of the transistor.
- 21. The method of claim 18, wherein varying the polysilicon doping level of the first and second edge of the diffusion region with a polysilicon doping level of the center region comprises counter doping polysilicon regions near the first and second edge of the diffusion region of the transistor.
- 22. A semiconductor substrate, comprising:
a first transistor having a gate dielectrics of a first thickness and a gate with a first level of polysilicon doping; and a second transistor having a gate dielectric of the first thickness and a gate with a second level of polysilicon doping.
RELATED APPLICATIONS
[0001] This application claims the benefit of the priority date of U.S. Provisional Application No. 60/332,137 filed on Nov. 16, 2001 under 35 U.S.C. §119(e).
Provisional Applications (1)
|
Number |
Date |
Country |
|
60332137 |
Nov 2001 |
US |