Claims
- 1. A semiconductor memory device comprising:
- a memory cell array including a plurality of pairs of bit lines, a plurality of word lines and a plurality of memory cells;
- a decoder for decoding address information to activate relectively one of the plurality of word lines in accordance with the address information;
- a precharge circuit for setting each of the plurality of pairs of bit lines to a predetermined precharge potential;
- a sense amplifier; and
- a potential difference transmission circuit provided between the memory cell array and the sense amplifier, which holds a potential difference between one pair of bit lines among the plurality of pairs of bit lines and transmits the held potential difference between the pair of bit lines to the sense amplifier,
- wherein the sense amplifier amplifies the potential difference between the pair of bit lines transmitted by the potential difference transmission circuit so as to output the data stored in a corresponding memory cell.
- 2. A semiconductor memory device according to claim 1, wherein the potential difference of a pair of the plurality of bit lines held and transmitted by the potential difference transmission circuit has a value equal to or larger than a smallest operation guarantee value V.sub.th of the sense amplifier and smaller than the potential difference in the memory cell.
- 3. A semiconductor memory device according to claim 1, wherein the potential difference of a pair of the plurality of bit lines held and transmitted by the potential difference transmission circuit is substantially equal to the smallest operation guarantee value V.sub.th.
- 4. A semiconductor memory device according to claim 1, wherein the potential difference transmission circuit includes:
- a capacitor element for storing a charge;
- a switching element connected to one end of the capacitor element, which is turned so as to electrically connect one of the bit line and a ground line to the one end of the capacitor element; and
- a potential determination circuit for determining a potential of the other end of the capacitor element.
- 5. A semiconductor memory device according to claim 4, further comprising a timing control circuit for generating a first control signal defining the time at which the switching element is turned and a second control signal defining the time at which the potential determination circuit determines the potential of the other end of the capacitor element, wherein the first control signal is supplied to the switching element, while the second control signal is supplied to the potential determination circuit.
- 6. A semiconductor memory device according to claim 4, wherein the potential of the other end of the capacitor element determined by the potential determination circuit is substantially equal to the precharge potential determined by the precharge circuit.
- 7. A semiconductor memory device according to claim 1, wherein the semiconductor memory device executes pipeline processing including a plurality of stages, and the potential difference transmission circuit functions as a pipeline register for storing an output of one of the plurality of stages.
- 8. A semiconductor memory device according to claim 7, wherein a potential difference between a pair of the plurality of bit lines held and transmitted by the potential difference transmission circuit is equal to or larger than a smallest operation guarantee value V.sub.th of the sense amplifier and smaller than the potential difference in the memory cell.
- 9. A semiconductor memory device according to claim 7, wherein the potential difference of a pair of the plurality of bit lines held and transmitted by the potential difference transmission circuit is substantially equal to a smallest operation guarantee value V.sub.th of the sense amplifier.
- 10. A semiconductor memory device according to claim 7, wherein the plurality of stages include: a first stage, the first stage including from the input of the address information to the decoding of the address information; a second stage, the second stage including from the activation of the word line to the occurrence of the potential difference between the pair of bit lines; a third stage, the third stage including from transmission of the potential difference of the pair of bit lines to the amplification of data by means of the sense amplifier; and a fourth stage for externally outputting the data.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-141535 |
Jun 1995 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 08/656,721, filed Jun. 3, 1996 now U.S. Pat. No. 5,672,987.
US Referenced Citations (4)
Foreign Referenced Citations (4)
Number |
Date |
Country |
61-237289 |
Oct 1986 |
JPX |
64-35794 |
Feb 1989 |
JPX |
2308489 |
Dec 1990 |
JPX |
4298896 |
Oct 1992 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
656721 |
Jun 1996 |
|