Claims
- 1. A power amplifier including:a plurality of transistors, characterized by different sizes and configured in parallel in decreasing order to their relative sizes, having drains connected to each other to produce a plurality of common drains and sources connected to each other to produce a plurality of common sources, wherein the common drains are connected at a common drain point and wherein the common drain point is connected via an RF choke to a power supply voltage terminal and wherein the common sources are grounded; an output terminal connected to the RF choke; a plurality of bias terminals each coupled via a resistor to the gate of one of the plurality of transistors wherein each of the gates of the plurality of transistors is also capacitively coupled to a radio frequency input.
- 2. A power amplifier as recited in claim 1 further including an additional transistor, having an additional drain and an additional source and an additional gate wherein the additional source is connected to the common drain point, and wherein the additional drain is connected to the RF choke and the output terminal and wherein the additional gate is connected to an additional bias terminal.
- 3. A method for improving the linearity of a power amplifier including:connecting a plurality of transistors, characterized by different sizes and configured in parallel in decreasing order to their relative sizes, having a plurality of drains and a plurality of sources and a plurality of gates in parallel in the decreasing order of their relative sizes; operating the power amplifier controlling a plurality of bias voltages applied from the a plurality of bias terminals having different magnitudes corresponding to the sizes of the several transistors in the order of parallel connection; wherein the drains and sources are connected to each other to form common drains and common sources and wherein the common drains are connected via an RF choke to a power supply voltage terminal and wherein an output terminal is connected to the common drains and the RF choke and wherein the common sources are grounded and wherein the plurality of gates are each capacitively coupled to a radio frequency input terminal and wherein the plurality of gates are each coupled to one of the plurality of bias terminals via a resistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-2001-0014784 |
Mar 2001 |
KR |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a continuation of U.S. patent application Ser. No. 10/105,074 entitled POWER AMPLIFIER AND METHOD FOR IMPROVING LINEARITY OF THE AMPLIFIER filed Mar. 22, 2002, now abandoned which is incorporated herein by reference for all purposes, which claims priority to Korean Patent Application No. KR 10-2001-0014784, filed Mar. 22, 2001, which is incorporated herein by reference for all purposes.
US Referenced Citations (3)
Foreign Referenced Citations (1)
Number |
Date |
Country |
359072209 |
Apr 1984 |
JP |
Non-Patent Literature Citations (2)
Entry |
Staert et al, “A 2v CMOS Cellular Tranceiver Print End” IEEE Solid-State Circuit, Conference 2000 pp 142-143, 450.* |
Holt “Electronic Circuits” John Wiley & Sons 1978 pp 635-637. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10/105074 |
Mar 2002 |
US |
Child |
10/245832 |
|
US |