Claims
- 1. A power amplifier including:
drains and sources of a plurality of transistors connected to each other to produce a plurality of common drains and a plurality of common sources, wherein the common drains are connected at a common drain point and wherein the common drain point is connected via an RF choke to a power supply voltage terminal and wherein the common sources are grounded; an output terminal connected to the RF choke; a plurality of bias terminals each coupled via a resistor to the gate of one of the plurality of transistors wherein each of the gates of the plurality of transistors is also capacitively coupled to a radio frequency input.
- 2. A power amplifier as recited in claim 1 wherein the plurality of transistors are characterized by different sizes and are configured in parallel in decreasing order to their relative sizes.
- 3. A power amplifier as recited in claim 1 further including an additional transistor, having an additional drain and an additional source and an additional gate wherein the additional source is connected to the common drain point, and wherein the additional drain is connected to the RF choke and the output terminal and wherein the additional gate is connected to an additional bias terminal.
- 4. A method for improving the linearity of a power amplifier including:
connecting a plurality of transistors having a plurality of drains and a plurality of sources and a plurality of gates in parallel in the decreasing order of their relative sizes; operating the power amplifier controlling a plurality of bias voltages applied from the a plurality of bias terminals having different magnitudes corresponding to the sizes of the several transistors in the order of parallel connection; wherein the drains and sources are connected to each other to form common drains and common sources and wherein the common drains are connected via an RF choke to a power supply voltage terminal and wherein an output terminal is connected to the common drains and the RF choke and wherein the common sources are grounded and wherein the plurality of gates are each capacitively coupled to a radio frequency input terminal and wherein the plurality of gates are each coupled to one of the plurality of bias terminals via a resistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-2001-0014784 |
Mar 2001 |
KR |
|
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of co-pending U.S. patent application Ser. No. 10/105,074 Attorney Docket No. BEKAP106, entitled POWER AMPLIFIER AND METHOD FOR IMPROVING LINEARITY OF THE AMPLIFIER filed Mar. 22, 2002 which is incorporated herein by reference for all purposes, which claims priority to Korean Patent Application No. KR 10-2001-0014784, filed Mar. 22, 2001, which is incorporated herein by reference for all purposes.
Continuations (1)
|
Number |
Date |
Country |
Parent |
10105074 |
Mar 2002 |
US |
Child |
10245832 |
Sep 2002 |
US |