Claims
- 1. A power array for converting an input voltage to a chopped output, an output regulator to convert the chopped output to a regulated output, comprising:
a switch array, responsive to independent drive signals, to convert the input voltage to the chopped output at a switching frequency, the switch array including at least two power switches; and a switch controller to generate the independent drive signals as a function of a duty cycle signal, the switch controller to operate at a sampling frequency, the sampling frequency being greater than the switching frequency, the switch controller to control the independent drive signals at a drive frequency greater than the switching frequency.
- 2. The power array of claim 1 wherein the switching frequency is selected from a group consisting of fixed frequency and variable frequency.
- 3. The power array of claim 1 wherein the sampling frequency is at least thirty times greater than the switching frequency; and
the drive frequency is at least ten times greater than the switching frequency.
- 4. The power array of claim 1 wherein the switch array is configured as a topology selected from a group consisting of buck, boost, flyback, zeta, sepic, and Cuk.
- 5. The power array of claim 1 wherein the power switches are selected from a group consisting of MOSFETs, BJTs, MCTs, and IGBTs.
- 6. The power array of claim 1 wherein the controller further controls the independent drive signals as a function of an operating characteristic of the output regulator.
- 7. The power array of claim 6 wherein the operating characteristic is selected from a group consisting of output current, ambient temperature, operating temperature, output voltage, and inductor current.
- 8. The power array of claim 1 wherein the switch array includes at least two power switches; and
the switch controller to determine an expected current flowing through the switch array during a next switching cycle, at approximately the sampling rate, the switch controller to determine expected power losses of the switch array based on the expected current; the switch controller to determine, based on the expected power losse, a combination of the power switches to enable that approximately minimizes the expected power losses; and the switch controller to enable the combination of power switches to reduce switching losses in the switch array.
- 9. The power array of claim 8 wherein the switch controller to receive input information and output information selected from a group consisting of input voltage, output voltage, input current, and output current; and
the switch controller to determine the expected current based on regulator information selected from a group consisting of the input information, the output information, duty cycle information, and operating mode information.
- 10. The power array of claim 8 wherein the expected power losses include switching losses and conduction losses.
- 11. The power array of claim 8 wherein the at least two power switches include MOSFETs, BJTs, and IGBTs.
- 12. The power array of claim 8 wherein the switch controller to determine the operating conditions of the power switches, and to compute the expected power losses based on the operating conditions.
- 13. The power array of claim 8 wherein the switch controller to determine the operating conditions of the power switches, and to search a lookup mechanism to determine the expected power losses.
- 14. The power array of claim 13 wherein the lookup mechanism includes a lookup table.
- 15. The power array of claim 8 wherein the switch controller to determine the expected power losses for at least two combinations of power switches, and to select one of the combinations of power switches that minimizes the expected power losses.
- 16. The power array of claim 8 wherein the switch controller to enable the combination of power switches at a rate greater than the switching frequency such that the combination of power switches is controlled during the switching period.
- 17. The power array of claim 1 further comprising drivers to buffer the drive signals from the controller to the switch array.
- 18. The power array of claim 1 wherein the switch array includes two switch arrays having a common node therebetween; and
the switch controller further including to switch one of the two switch arrays from an on-state to an off-state and during a transition from the on-state to the off-state to monitor a current flowing through one of the two switch arrats, the switch controller to compare the current to a reference level and to delay for a predetermined time period, then to change the operating state of the other of the two switch arrays from an off-state to an on-state.
- 19. The power array of claim 1 wherein the switch controller to determine a time sequence for controlling a transition of the power switches.
- 20. The power array of claim 19 wherein the time sequence is selected from a group consisting of switching based on current flowing through the power switches, using predetermined delay times between transitions, triggering a transition of one power switch on the completion of a transition of another power switch, switching based on the voltage transients on a node common to two switch arrays, fixed time delays between switch transitions, time delays based on the output regulator operating characteristics such as voltage levels, current levels, and operating temperatures.
- 21. The power array of claim 1 further including a current sensor to sense a current flowing through the switch array, the current sensor having a gain resolution; and
wherein the switch controller to set the current sensor gain resolution to an initial resolution, the switch controller to evaluate an amplitude of the current flowing through the current sensor, and at approximately the sampling frequency to controll the gain resolution of the current sensor based on the amplitude of the current flowing through the current sensor.
- 22. The power array of claim 21 wherein the switch controller further includes to estimate a maximum resolution based on the amplitude of the current, and to set the gain resolution of the current sensor to the maximum resolution.
- 23. The power array of claim 21 wherein the switch controller to evaluate a resolution trigger to control the gain resolution.
- 24. The power array of claim 23 wherein the current flows through parallel power switches in the switch array; and
wherein the resolution trigger is selected from a group consisting of the current amplitude, a quantity of the parallel power switches that are enabled, and at a predetermined time of a conduction cycle of the parallel power switches.
- 25. The power array of claim 1 wherein the switch array includes at least two switch arrays having a common node; and
the switch controller to monitor a noise characteristic of the common node, and to compare the noise characteristic to a reference level; the switch controller to generate an impedance control signal based on the comparing, and to control the switch arrays, at approximately the sampling rate, in response to the impedance control signal such that noise on the common node is suppressed.
- 26. The power array of claim 1 wherein the switch array includes at least two switch arrays interconnected through a common node having a capacitance;
the power switches in each of the switch arrays comprising series pairs of power switches, and the switch controller further includes to control the capacitance of the common node.
- 27. The power array of claim 26 wherein the switch controller to monitor a current flowing through one of the two switch arrays and to determine a desired capacitance at the common node based on the current; the switch controller to determine, at approximately the sampling rate, a combination of the series pairs of power switches in each of the at least two switch arrays to enable to set the common node to the desired capacitance and to control the power switches of the at least two switch arrays to set the common node to the desired capacitance such that the capacitance of the common node is controlled.
- 28. A method for converting an input voltage to a chopped output, an output regulator to convert the chopped output to a regulated output, comprising: providing a switch array, responsive to independent drive signals, to convert the input voltage to the chopped output at a switching frequency, the switch array including at least two power switches for receiving the independent drive signals;
setting a sampling frequency to at least two times the switching frequency; receiving a duty cycle signal; at approximately the sampling frequency, determining the independent drive signals as a function of the duty cycle signal; and at a drive frequency greater than the switching frequency, generating and controlling the independent drive signals.
- 29. The method of claim 28 wherein the switching frequency is selected from a group consisting of fixed frequency and variable frequency.
- 30. The method of claim 28 wherein the sampling frequency is at least thirty times greater than the switching frequency; and
the drive frequency is at least ten times greater than the switching frequency.
- 31. The method of claim 28 further comprising configuring the switch array as a topology selected from a group consisting of buck, boost, flyback, zeta, sepic, and Cuk.
- 32. The method of claim 28 wherein the power switches are selected from a group consisting of MOSFETs, BJTs, MCTs, and IGBTs.
- 33. The method of claim 28 further comprising controlling the independent drive signals as a function of an operating characteristic of the output regulator.
- 34. The method of claim 33 wherein the operating characteristic is selected from a group consisting of output current, ambient temperature, operating temperature, output voltage, and inductor current.
- 35. The method of claim 28 further comprising buffering the drive signals from the controller to the switch array.
- 36. The method of claim 28 further comprising determining a time sequence for controlling a transition of the power switches.
- 37. The method of claim 36 wherein the time sequence is selected from a group consisting of switching based on current flowing through the power switches, using predetermined delay times between transitions, triggering the transition of one power switch on the completion of the transition of another power switch, switching based on the voltage transients on a node common to two switch arrays, fixed time delays between switch transitions, time delays based on the output regulator operating characteristics such as voltage levels, current levels, and operating temperatures.
- 38. A power array for converting an input voltage to a chopped output, an output regulator to convert the chopped output to a regulated output, comprising:
switch array means, responsive to independent drive signals, to convert the input voltage to the chopped output at a switching frequency, the switch array means including at least two means for power switching for receiving the independent drive signals; and means for switch controlling to generate the independent drive signals as a function of a duty cycle signal, the switch controlling means to operate at a sampling frequency greater than the switching frequency; the switch controlling means to control the independent drive signals at a drive frequency greater than the switching frequency.
- 39. The power array of claim 38 wherein the switching frequency is selected from a group consisting of fixed frequency and variable frequency.
- 40. The power array of claim 38 wherein the sampling frequency is at least thirty times greater than the switching frequency; and
the drive frequency is at least ten times greater than the switching frequency.
- 41. The power array of claim 38 further comprising means for configuring the switch array as a topology selected from a group consisting of buck, boost, flyback, zeta, sepic, and Cuk.
- 42. The power array of claim 38 wherein the power switches are selected from a group consisting of MOSFETs, BJTs, MCTs, and IGBTs.
- 43. The power array of claim 38 further comprising means for controlling the independent drive signals as a function of an operating characteristic of the output regulator.
- 44. The power array of claim 43 wherein the operating characteristic is selected from a group consisting of output current, ambient temperature, operating temperature, output voltage, and inductor current.
- 45. The power array of claim 38 wherein the switch array means includes at least two means for power switching; and
the switch controlling means to determine an expected current flowing through the switch array during a next switching cycle; at approximately the sampling rate, the switch controlling means to determine the expected power losses of the switch array based on the expected current and operating; the switch controlling means to determine a combination of the power switches to enable that approximately minimizes the expected power losses; and the switch controlling means to enable the combination of power switches to reduce switching losses in the switch array.
- 46. The power array of claim 45 wherein the switch controlling means to receive input information and output information that is selected from a group consisting of input voltage, output voltage, input current, and output current; and
the switch controlling means to determine the expected current based on regulator information selected from a group consisting of the input information, the output information, duty cycle information, and operating mode information.
- 47. The power array of claim 45 wherein the expected power losses include switching losses and conduction losses.
- 48. The power array of claim 45 wherein the at least two power switches include MOSFETs, BJTs, and IGBTs.
- 49. The power array of claim 45 wherein the switch controlling means to determine the operating conditions of the power switches and to compute the expected power losses based on the operating conditions.
- 50. The power array of claim 45 wherein the switch controlling means to determine the operating conditions of the power switches, and to search a lookup mechanism to determine the expected power losses.
- 51. The power array of claim 50 wherein the lookup mechanism includes a lookup table.
- 52. The power array of claim 45 wherein the switch controlling means to determine the expected power losses for at least two combinations of power switches and to select one of the combinations of power switches that minimizes the expected power losses.
- 53. The power array of claim 45 wherein the switch controlling means to enable the combination of power switches at a rate greater than the switching frequency such that the combination of power switches is controlled during the switching period.
- 54. The power array of claim 38 further comprising means for buffering the drive signals from the controller to the switch array.
- 55. The power array of claim 38 wherein the switch array includes two switch array means having a common node therebetween; and
the means of switch controlling to switch one of the two switch arrays from an on-state to an off-state and during a transition from the on-state to the off-state to monitor a current flowing through one of the two switch array means, the switch controlling means to compare the current to a reference level and to delay for a predetermined time period, then to change the operating state of the other of the two switch array means from an off-state to an on-state.
- 56. The power array of claim 38 wherein the switch controlling means to determine a time sequence for controlling a transition of the power switches.
- 57. The power array of claim 56 wherein the time sequence is selected from a group consisting of switching based on current flowing through the power switches, using predetermined delay times between transitions, triggering the transition of one power switching means on the completion of the transition of another power switching means, switching based on the voltage transients on a node common to two switch array means, fixed time delays between switch transitions, time delays based on the output regulator operating characteristics such as voltage levels, current levels, and operating temperatures.
- 58. The power array of claim 38 further including a means for current sensing to sense a current flowing through the switch array, the means for current sensing having a gain resolution; and
wherein the switch controlling means to set the current sensor gain resolution to an initial resolution, the switch controlling means to evaluate an amplitude of a current flowing through the means for current sensing, and at approximately the sampling frequency to control the gain resolution of the means for current sensing based on the amplitude of the current flowing through the means for current sensing.
- 59. The power array of claim 58 wherein the switch controlling means to estimate a maximum resolution based on the amplitude of the current and to set the gain resolution of the current sensing means to the maximum resolution.
- 60. The power array of claim 58 wherein the switch controlling means to evaluate a resolution trigger.
- 61. The power array of claim 60 wherein the current flows through parallel power switching means in the switch array means; and
wherein the resolution trigger is selected from a group consisting of the current amplitude, a quantity of the parallel power switching means that are enabled, and at a predetermined time of a conduction cycle of the parallel power switching means.
- 62. The power array of claim 38 wherein the switch array means includes at least two switch array means having a common node; and
the switch controlling means to monitor a noise characteristic of the common node and to compare the noise characteristic to a reference level; the switch controlling means to generate an impedance control signal based on the comparing, and to control the switch array means in response to the impedance control signal at approximately the sampling rate such that noise on the common node is suppressed.
- 63. The power array of claim 38 wherein the switch array means includes at least two switch array means interconnected through a common node having a capacitance;
the power switching means in each of the at least two switch array means comprising series pairs of power switching means, and the switch controlling means further includes to control the capacitance of the common node.
- 64. The power array of claim 63 wherein the switch controlling means to monitor a current flowing through one of the at least two switch array means and to determine a desired capacitance at the common node based on the current, the switch controlling means to determine, at approximately the sampling rate, a combination of the series pairs of power switching means in each of the at least two switch array means to enable to set the common node to the desired capacitance and to control the power switches of the at least two switch arrays to set the common node to the desired capacitance such that the capacitance of the common node is controlled.
- 65. A method of sensing current in an output regulator, comprising:
providing a current sensor having a gain resolution; setting the current sensor gain resolution to an initial resolution; sensing a current flowing through the current sensor; evaluating an amplitude of the current; and at a sampling frequency, controlling the gain resolution of the current sensor based on the evaluating.
- 66. The method of claim 65 wherein sensing the current includes indirectly sensing the current.
- 67. The method claim 66 wherein indirectly sensing includes measuring a voltage across a predetermined impedance and computing the current from the voltage and the predetermined impedance.
- 68. The method of claim 65 wherein the output regulator has a switching frequency, and
wherein the sampling frequency is at least 100 times greater than the switching frequency.
- 69. The method of claim 65 wherein the controlling the gain resolution includes estimating a maximum resolution based on the amplitude of the current; and
setting the gain resolution of the current sensor to the maximum resolution.
- 70. The method of claim 65 wherein the controlling the gain resolution includes evaluating a resolution trigger.
- 71. The method of claim 70 wherein the current flows through parallel power switches; and
wherein the resolution trigger is selected from a group consisting of the current amplitude, a quantity of the parallel power switches that are enabled, and at a predetermined time of a conduction cycle of the parallel power switches.
- 72. A method of controlling deadtime between power switches in an output regulator, comprising:
providing at least two power switches having a common node, wherein at least one of the two power switches is a conducting switch and a remainder of the two power switches is a free-wheeling switch; switching one of the conducting switch and the free-wheeling switch from an on-state to an off-state; during a transition from the on-state to the off-state, monitoring a current flowing through one of the conducting switch and the free-wheeling switch; comparing the current to a reference level; delaying for a predetermined time period, then changing the operating state of the other of the conducting switch and the freewheeling switch from an off-state to an on-state.
- 73. The method of claim 72 wherein delaying includes;
starting a timer based on the current level decreasing to less than the reference level.
- 74. A method of reducing switching losses in a switch array for an output regulator, the switch array to convert energy from an input source to a regulated output of the output regulator, the switch array including at least two power switches, comprising:
a) determining an expected current flowing through the switch array during a next switching cycle; b) at a sampling rate, determining expected power losses of the switch array based on the expected current; c) determining a combination of the power switches to enable that minimizes the expected power losses; and d) enabling the combination of power switches.
- 75. The method of claim 74 wherein step “a” includes receiving input information and output information from a group consisting of input voltage, output voltage, input current, and output current; and
determining the expected current based on regulator information selected from a group consisting of the input information, the output information, duty cycle information, and operating mode information.
- 76. The method of claim 74 wherein the expected power losses include switching losses and conduction losses.
- 77. The method of claim 74 wherein the at least two power switches include MOSFETs, BJTs, and IGBTs.
- 78. The method of claim 74 wherein step “b” includes determining the operating conditions of the power switches; and
computing the expected power losses based on the operating conditions.
- 79. The method of claim 74 wherein step “b” includes determining the operating conditions of the power switches; and
searching a lookup mechanism to determine the expected power losses.
- 80. The method of claim 79 wherein the lookup mechanism is a lookup table.
- 81. The method of claim 74 wherein step “c” includes determining the expected power losses for at least two combinations of power switches; and
selecting one of the combinations of power switches that minimizes the expected power losses.
- 82. The method of claim 74 wherein the output regulator has a switching frequency and a switching period; and
wherein step “d” includes enabling the combination of power switches at a rate greater than the switching frequency such that the combination of power switches is controlled during the switching period.
- 83. A method of suppressing noise in a power stage for an output regulator, the power stage to convert energy from an input source to a regulated output of the output regulator, the power stage including at least two switch arrays having a common node, comprising:
a) monitoring a noise characteristic of the common node; b) comparing the noise characteristic to a reference level; c) generating an impedance control signal based on the comparing; and d) at a sampling rate, controlling the switch arrays in response to the impedance control signal.
- 84. The method of claim 83 wherein the switch arrays are arranged in a topology selected from a group consisting of buck, boost, sepic, and zeta.
- 85. The method of claim 83 wherein each of the switch arrays includes at least two power switches connected in parallel.
- 86. The method of claim 85 wherein the power switches are selected from a group consisting of MOSFETs, BJTs, IGBTs, and MCTs.
- 87. The method of claim 85 wherein step “d” includes individually controlling on and off transitions of each of the power switches such that the power switches are turned on and off in a controlled time sequence.
- 88. The method of claim 87 wherein the controlled time sequence includes selecting predetermined time intervals between the on and off transitions of the power switches.
- 89. The method of claim 83 wherein the output regulator has a switching frequency; and
wherein the sampling rate is greater than the switching frequency of the output regulator.
- 90. A method of controlling a capacitance of a circuit node of a power stage for an output regulator, the power stage to convert energy from an input source to a regulated output of the output regulator, the power stage including at least one switch array and a first power switch connected to the circuit node, the switch array including at least two series pairs of power switches, comprising:
a) monitoring a current flowing through the switch array; b) determining a desired capacitance at the circuit node based on the current; c) at a sampling rate, determining a combination of the at least two series pairs of power switches to enable to set the circuit node to the desired capacitance; and d) controlling the series pairs of power switches to set the circuit node to the desired capacitance.
- 91. The method of claim 90 wherein the series pairs of power switches includes at least two cascode connected power switch pairs connected in parallel.
- 92. The method of claim 90 wherein the output regulator has a switching frequency; and
the sampling rate is greater than the switching frequency of the output regulator.
- 93. The method of claim 90 wherein step “b” includes determining a resonant capacitance to resonate the circuit node to a predetermined voltage.
- 94. The method of claim 90 further including controlling the series pairs of power switches over an entire conduction cycle of the output regulator.
- 95. The method of claim 90 further including controlling the series pairs of power switches over a switch transition.
- 96. The method of claim 95 wherein the switch transition includes a turn-on transition and a turn-off transition.
- 97. The method of claim 90 wherein the first power switch includes at least two series pairs of power switches.
- 98. A diode emulation system to convert energy from an input source to a regulated output of an output regulator, the output regulator having a switching frequency, comprising:
a first power switch, responsive to a first drive signal, to control a flow of energy from the input source to an output inductor of the output regulator such that a current flowing through the output inductor increases; a switch array including at least two power switches, responsive to array drive signals, to provide a path for the current flowing through the output inductor during a freewheeling phase such that current flowing through the output inductor decreases; a current sensor to sense a current flowing through the switch array; and a controller to generate the array drive signals as a function of the current flowing through the switch array, the controller to independently control the at least two power switches.
- 99. The diode emulation system of claim 98 wherein the switching frequency is selected from a group consisting of fixed frequency and variable frequency.
- 100. The diode emulation system of claim 98 wherein the first power switch and the switch array are configured as a topology selected from a group consisting of buck, boost, flyback, zeta, sepic, and Cuk.
- 101. The diode emulation system of claim 98 wherein the power switches are selected from a group consisting of MOSFETs, BJTs, MCTs, and IGBTs.
- 102. The diode emulation system of claim 98 wherein the controller sequentially disables the power switches of the switch array as the inductor current decreases towards zero.
- 103. The diode emulation system of claim 98 wherein the controller controls the array drive signals at a sampling frequency greater than the switching frequency.
- 104. The diode emulation system of claim 98 wherein the controller generates a reference level; and
further comprising a comparator to generate a current sense signal based on comparing the reference level to the current flowing through the switch array; and the controller to generate the array drive signals as a function of the current sense signal.
- 105. The diode emulation system of claim 104 wherein the controller controls the reference level at a sampling frequency greater than the switching frequency.
- 106. The diode emulation system of claim 98 further comprising drivers to buffer the drive signals from the controller to the switch array.
- 107. A diode emulation system to convert energy from an input source to a regulated output of an output regulator, the output regulator having a switching frequency, comprising:
first means for switching, responsive to a first drive signal, to control a flow of energy from the input source to an output inductor of the output regulator such that a current flowing through the output inductor increases; a switch array including at least two means for power switching, responsive to array drive signals, to provide a path for the current flowing through the output inductor during a freewheeling phase such that current flowing through the output inductor decreases; means for current sensing to sense a current flowing through the switch array; and means for controlling to generate the array drive signals as a function of the current flowing through the switch array, means for controlling to independently control the at least two means for power switching.
- 108. The diode emulation system of claim 107 wherein the switching frequency is selected from a group consisting of fixed frequency and variable frequency.
- 109. The diode emulation system of claim 107 wherein the first means for switching and the switch array are configured as a topology selected from a group consisting of buck, boost, flyback, zeta, sepic, and Cuk.
- 110. The diode emulation system of claim 107 wherein the first means for switching and the at least two means for power switching are selected from a group consisting of MOSFETs, BJTs, MCTs, and IGBTs.
- 111. The diode emulation system of claim 107 wherein the means for controlling to sequentially disable the at least two means for power switching as the inductor current decreases towards zero.
- 112. The diode emulation system of claim 107 wherein the means for controlling to control the array drive signals at a sampling frequency greater than the switching frequency.
- 113. The diode emulation system of claim 107 wherein the means for controlling to generate a reference level; and
further comprising means for comparing to generate a current sense signal based on comparing the reference level to the current flowing through the switch array; and the means for controlling to generate the array drive signals as a function of the current sense signal.
- 114. The diode emulation system of claim 113 wherein the means for controlling to control the reference level at a sampling frequency greater than the switching frequency.
- 115. The diode emulation system of claim 107 further comprising means for buffering to buffer the drive signals from the means for controlling to the switch array.
- 116. A method for emulating a freewheeling diode of an output regulator used to convert energy from an input source to a regulated output, the output regulator having a switching frequency, comprising:
responsive to a first drive signal, controllably switching a flow of energy from the input source to an output inductor of the output regulator such that a current flowing through the output inductor increases; responsive to array drive signals, controllably switching a switch array to provide a path for the current flowing through the output inductor during a freewheeling phase such that current flowing through the output inductor decreases, the switch array including at least two power switches,; sensing a current flowing through the switch array; generating the array drive signals as a function of the current flowing through the switch array; and independently controlling the at least two power switches.
- 117. The method of claim 116 wherein the switching frequency is selected from a group consisting of fixed frequency and variable frequency.
- 118. The method of claim 116 wherein the switch array forms a portion of a topology selected from a group consisting of buck, boost, flyback, zeta, sepic, and Cuk.
- 119. The method of claim 116 wherein the at least two power switches are selected from a group consisting of MOSFETs, BJTs, MCTs, and IGBTs.
- 120. The method of claim 116 wherein the generating further includes sequentially disabling the at least two power switches as the inductor current decreases towards zero.
- 121. The method of claim 116 further comprising controlling the array drive signals at a sampling frequency greater than the switching frequency.
- 122. The method of claim 116 further comprising generating a reference level;
comparing the reference level to the current flowing through the switch array; generating a current sense signal based on the comparing the reference level; and generating the array drive signals as a function of the current sense signal.
- 123. The method of claim 122 further comprising controlling the reference level at a sampling frequency greater than the switching frequency.
- 124. The method of claim 116 further comprising buffering the drive signals.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of application Ser. No. 10/460,825, filed Jun. 12, 2003 which claims the benefit of the filing date of U.S. provisional applications No. 60/395,115 filed Jul. 10, 2002, and Ser. No. 60/395,697 filed Jul. 12, 2002, the entire contents of which are herein incorporated by reference.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60395115 |
Jul 2002 |
US |
|
60395697 |
Jul 2002 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
10460825 |
Jun 2003 |
US |
Child |
10818508 |
Apr 2004 |
US |