Number | Name | Date | Kind |
---|---|---|---|
4697109 | Honma et al. | Sep 1987 | A |
4899066 | Aikawa et al. | Feb 1990 | A |
5258666 | Furuki | Nov 1993 | A |
5453708 | Gupta et al. | Sep 1995 | A |
5543735 | Lo | Aug 1996 | A |
5568062 | Kaplinsky | Oct 1996 | A |
5657256 | Swanson et al. | Aug 1997 | A |
5661675 | Chin et al. | Aug 1997 | A |
5671151 | Williams | Sep 1997 | A |
5731983 | Balakrishnan et al. | Mar 1998 | A |
5748012 | Beakes et al. | May 1998 | A |
5796282 | Sprague et al. | Aug 1998 | A |
5815005 | Bosshart | Sep 1998 | A |
5825208 | Levy et al. | Oct 1998 | A |
5831990 | Queen et al. | Nov 1998 | A |
5852373 | Chu et al. | Dec 1998 | A |
5886540 | Perez | Mar 1999 | A |
5892372 | Ciraula et al. | Apr 1999 | A |
5896046 | Bjorksten et al. | Apr 1999 | A |
5896399 | Lattimore et al. | Apr 1999 | A |
5898330 | Klass | Apr 1999 | A |
5917355 | Klass | Jun 1999 | A |
5942917 | Chappell et al. | Aug 1999 | A |
5986399 | Lattimore et al. | Nov 1999 | A |
6002272 | Somasekhar et al. | Dec 1999 | A |
6002292 | Allen et al. | Dec 1999 | A |
6049231 | Bosshart | Apr 2000 | A |
6052008 | Chu et al. | Apr 2000 | A |
6060910 | Inui | May 2000 | A |
6086619 | Hausman et al. | Jul 2000 | A |
6087855 | Frederick, Jr. et al. | Jul 2000 | A |
6090153 | Chen et al. | Jul 2000 | A |
6104212 | Curran | Aug 2000 | A |
6108805 | Rajsuman | Aug 2000 | A |
6132969 | Stouhton et al. | Oct 2000 | A |
6133759 | Beck et al. | Oct 2000 | A |
6204696 | Krishnamurthy et al. | Mar 2001 | B1 |
6363515 | Rajagopal et al. | Mar 2002 | B1 |
20010014875 | Young et al. | Aug 2001 | A1 |
Number | Date | Country |
---|---|---|
0954101 | Mar 1999 | EP |
59-039124 | Mar 1984 | JP |
04-239221 | Aug 1992 | JP |
Entry |
---|
Puri et al., “Logic optimization by output phase assignment in dynamic logic synthesis”, IEEE/ACM International Conference on Computer-Aided design, 1996.* |
Xun Liu et al., “Minimizing sensitivity to delay vatriations in high performance synchronous circuits”, Design, Automation and Test in Europe Confrerence, Mar., 1999.* |
Thompson, S., et al., “Dual Threshold Voltages and Substrate Bias: Keys to High Performance, Low Power, 0.1 um Logic Designs”, 1997 Symposium on VLSI Technology Digest of Technical Papers, 69-70, (1997). |
Bryant, R.E., “Graph-Based Algorithms for Boolean Function Manipulation”, IEEE Transactions on Computers, C-35 (8), 677-691, (1986). |
Chakradhar, S.T., et al., “An Exact Algorithm for Selecting Partial Scan Flip-Flops”, Proceedings, 31st Annual Design Automation Conference, San Diego, California, 81-86, (1994). |
Chakravarty, S., “On the Complexity of Using BDDs for the Synthesis and Analysis of Boolean Circuits”, 27th Annual Allerton Conference on Communication, Control, and Computing, Allerton House, Monticello, Illinois., 730-739, (1989). |
Patra, P., et al., “Automated Phase Assignment for the Synthesis of Low Power Domino Circuits”, 379-384. |
Puri, et al., “Logic Optimization by Output Phase Assignment in Dynamic Logic Synthesis”, International Conference on Computer Aided Design, 2-8, (1996). |