This application is based upon and claims the benefit of priority of the prior Japanese Patent Application No. 2010-83375, filed on Mar. 31, 2010, the entire contents of which are incorporated herein by reference.
1. Field
The embodiments discussed herein are related to a power control device provided to supply power to an information communication apparatus.
2. Description of the Related Art
Load elements such as semiconductor devices including a large scale integration (LSI) circuit, a central processing unit (CPU), a field programmable gate array (FPGA), and so forth are provided in an information communication apparatus such as a server apparatus or a network apparatus. In recent years, the server apparatus, the network apparatus, or the like operates at high speed. Therefore, the operating voltage of the load element has been decreased, while the operating current and the processing speed of the load element have been increased.
Therefore, it is important for a power supply device configured to supply power to the load elements to achieve a high-speed response characteristic appropriate for the load elements, so as to supply power to the load elements with stability.
Increasing a switching frequency may be an exemplary method of improving the characteristics of the power supply device. However, increasing the switching-frequency raises the issue of the power conversion capabilities, the heat liberation, or the like.
Usually, power is supplied from a power supply device arranged on a printed wiring board to a load element such as a semiconductor device via wires provided on the printed wiring board. However, even though the power supply device is arranged near the load element, it is difficult to reduce the voltage fluctuations, because a parasitic inductance exists in the wires extending from the power supply device to the load element.
In particular, the above-described tendency has become increasingly significant as the performance of the load element such as the semiconductor device has been improved in recent years. For example, the operating voltage of the load element on the order of 3.3 to 5.0 volts has been decreased to that of 1.0 to 1.8 volts and the operating current thereof on the order of a few amperes has been increased to that of several tens to several hundreds of amperes in recent years. Further, with an increase in the processing speed of the load element, the current change rate of the load element has been increased from the order of milliseconds to the order of microseconds.
The power supply device 1 is typically used as a point-of-load (POL) power supply. The power supply device 1 is arranged near the load element 3 and is used specifically for the load element 3. The power supply device 1 used as the POL power supply is achieved by, for example, a DC-DC converter. The capacitor 4 is provided as a bypass capacitor. A large number of the capacitors 4 are connected in parallel with one another, so as to reduce high-speed and large-amplitude voltage fluctuations occurring in the wire 2 and to achieve a large capacity. In that case, the capacitance value becomes several thousand μF to several scores of thousand μF, for example.
The capacitor 4 illustrated in
As described above, the voltage fluctuations due to the parasitic inductance in the wire are reduced so as to supply power to a load element such as a semiconductor device with stability.
The parasitic inductance of wire is determined based on the length and width of the wire, the positional relationship between a load element and a power supply device, and so forth. Therefore, the capacitance value of a capacitor necessary for supplying power to the load element with stability is changed based on the type of load element, the power supplied to the load element, and so forth.
Since many power supply devices are provided in an information communication apparatus such as a server apparatus or a network apparatus, it is difficult for the information communication apparatus to calculate the capacitance value corresponding to a parasitic inductance existing between the power supply devices and a load element.
According to an embodiment, a power control device for the load element includes a variable capacitance element connected in parallel with the load element, and a control unit controlling a capacitance of the variable capacitance element and maintaining a degree of a voltage fluctuation due to a parasitic inductance of the line such that the degree of the voltage fluctuation is not more than a certain degree.
The object and advantages of the invention will be realized and attained by at least the features, elements, and combinations particularly pointed out in the claims.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are not restrictive of the invention, as claimed.
The above-described embodiments of the present invention are intended as examples, and all embodiments of the present invention are not limited to including the features described above.
Reference may now be made in detail to embodiments of the present invention, examples of which are illustrated in the accompanying drawings, wherein like reference numerals refer to like elements throughout.
An information communication apparatus illustrated in
The printed wiring board 11 is, for example, a flame retardant type 4 (FR4), which is a printed wiring board made of glass fibers and epoxy resin. Usually, the print wiring board 11 includes a plurality of insulating layers stacked one on top of another, and patterned copper foil between the insulating layers and on the uppermost face of the stacked structure.
Further, a power supply device 13 provided as a POL power supply and a CPU 14 provided as an exemplary load element are mounted to the printed wiring board 11, and the power supply device 13 supplies power to the CPU 14 via the wires 12. Although
The power control device 100 includes a variable capacitance element 101 and a negative feedback circuit 102. The variable capacitance element 101 is connected to the wire 12 connecting the power supply device 13 and the CPU 14 and in parallel with the CPU 14 provided as the exemplary load element. The negative feedback circuit 102 detects a voltage across power terminals 14A and 14B of the CPU 14 and controls the capacitance value of the variable capacitance element 101.
In
The variable capacitance element 101 is a capacitance element with a changeable capacitance Cv which is feedback-controlled by the negative feedback circuit 102. An exemplary circuit configuration of the variable capacitance element 101 will be specifically described later with reference to
The negative feedback circuit 102 includes an operational amplifier 103 where the voltage VL across the power terminals 14A and 14B of the CPU 14 is input to the inverting input terminal of the operational amplifier 103 so that the input voltage is compared to a reference voltage (Vref), and a control unit 104 configured to control the capacitance Cv of the variable capacitance element 101 based on an output of the operational amplifier 103. Resistors Ra and Rb, and a capacitor Ca are connected between the inverting input terminal and an output terminal of the operational amplifier 103, and an input resistor Rc is connected to the operational amplifier 103.
The operational amplifier 103 compares the voltage VL across the power terminals 14A and 14B of the CPU 14, which is input to the inverting input terminal, to the reference voltage (Vref). The operational amplifier 103 outputs a negative voltage when the voltage VL becomes higher than the reference voltage (Vref), and outputs a positive voltage when the voltage VL becomes lower than the reference voltage (Vref).
Upon receiving the voltage output from the operation amplifier 103, the control unit 104 performs the feedback control. The control unit 104 increases the capacitance Cv of the variable capacitance element 101 when the value of the negative voltage, which is output when the voltage VL across the power terminals 14A and 14B of the CPU 14 becomes higher than the reference voltage Vref, is not more than a certain voltage value, so that the voltage VL falls within a specific allowable range. The control unit 104 may include, for example, a digital circuit using a CPU and/or an analog circuit using an operational amplifier or the like. In the present embodiment, however, the control unit 104 is provided as the digital circuit using the CPU. The details of processing performed by the control unit 104 will be described later.
Next, an exemplary circuit configuration of the variable capacitance element 101 will be described with reference to
The capacitance Cv of the variable capacitance element 101 is determined based on a capacitance C of the capacitor 110 and the combined resistance value of the resistors R0 to RN that are connected between the terminals A and B based on the closing/opening state of each of the switches S1 to SN, and SX.
In the first embodiment, the closing/opening state of each of the switches S1 to SN, and SX is controlled by the control unit 104. In the initial state, each of the switches S1 to SN, and SX is open, and the combined resistance value is the maximum value of R0+R1. Therefore, the value of the capacitance Cv of the variable capacitance element 101 is minimized. The control unit 104 closes the switches S2 to SN, SX, and S1 in this order. The combined resistance value is decreased as the switches are closed one by one. In other words, the value of the capacitance Cv of the variable capacitance element 101 is gradually increased as the switches are closed one by one from the initial state. After all of the switches S1 to SN, and SX are closed, the value of the combined resistance becomes zero, and the capacitance Cv of the variable capacitance element 101 is maximized.
Next, how the capacitance Cv of the variable capacitance element 101 is controlled by the control unit 104 will be described with reference to
After starting the control process, the control unit 104 monitors a voltage output from the operational amplifier 103 and determines whether the value of the voltage output from the operational amplifier 103 is not more than a determination reference value V1 so as to determine whether the fluctuations of the voltage VL across the power terminals 14A and 14B of the CPU 14 are significant (operation S1).
When the voltage VL across the power terminals 14A and 14B of the CPU 14 becomes higher than the reference voltage (Vref) of the operational amplifier 103, the operational amplifier 103 outputs a negative voltage. Therefore, the determination reference value V1 used at operation S1 is set to a negative voltage. The determination reference value V1 is used to detect that the fluctuations of the voltage VL are increased to a certain extent (e.g., to the extent that the operation of the CPU 14 is affected by the fluctuations). Therefore, the determination reference value V1 may be set to a certain negative voltage corresponding to the amount of certain fluctuations of the voltage VL across the power terminals 14A and 14B of the CPU 14. The determination reference value V1 used in the present embodiment may be determined in advance based on, for example, the performance of the CPU 14.
When the value of the voltage output from the operational amplifier 103 is determined to be not more than the determination reference value V1 at operation S1, the control unit 104 performs processing to increase the capacitance Cv of the variable capacitance element 101 (operation S2). At operation S2, the control unit 104 closes the switches S2 to SN, SX, and S1 in this order one by one.
After the processing of operation S2 is finished, the control unit 104 monitors a voltage output from the operational amplifier 103, and determines whether or not the amount of fluctuations of the voltage VL across the power terminals 14A and 14B of the CPU 14 falls within a certain range indicating an allowable range (operation S3). The certain range used for the determination of operation S3 is a range indicating that the amount of fluctuations of the voltage VL falls within the allowable range where an increase of the capacitance Cv of the variable capacitance element 101 is unnecessary.
When the voltage VL across the power terminals 14A and 14B of the CPU 14 becomes higher than the reference voltage (Vref) of the operational amplifier 103 as described above, a negative voltage is output from the operational amplifier 103. Therefore, the certain range used for the determination of operation S3 may be set in a range indicating that the value of the voltage output from the operational amplifier 103 is a specific negative voltage value V2 or more.
Further, since the processing of operation S3 is performed to determine whether or not the amount of fluctuations of the voltage VL across the power terminals 14A and 14B of the CPU 14 falls within the allowable range, the fluctuation amount determined at operation S3 is smaller than that determined at operation S1 where it is determined whether or not the amount of fluctuations of the voltage VL is large so as to affect the operation of the CPU 14. Therefore, the negative voltage value V2, which is the lowest limit of the certain range defined to make the determination at operation S3, may be higher than the determination reference value V1 used at operation S1.
When the control unit 104 determines that the amount of fluctuations of the voltage VL across the power terminals 14A and 14B of the CPU 14 does not fall within the certain range indicating the allowable range, the flow returns to operation S2. Then, the control unit 104 closes another switch and the capacitance Cv of the variable capacitance element 101 is increased.
When it is determined that the amount of fluctuations of the voltage VL falls within the certain range indicating the allowable range, the control unit 104 terminates a series of processing operations. Consequently, the capacitance Cv of the variable capacitance element 101 is set to a value which makes the voltage VL fall within the allowable range. It is preferable that the capacitance Cv of the variable capacitance element 101 be set to a value which minimizes the fluctuations of the voltage VL through the process illustrated in the flowchart of
When it is determined that the value of the voltage output from the operational amplifier 103 is higher than the determination reference value V1 at operation S1, the control unit 104 advances the flow to operation S3, so as to determine whether or not the amount of fluctuations of the voltage VL across the power terminals 14A and 14B of the CPU 14 falls within the allowable range even though it is determined that the amount of fluctuations of the voltage VL is not so significant to affect the operation of the CPU 14 at operation S1.
Next, a voltage waveform obtained when the power control device 100 according to the first embodiment reduces the fluctuations of the voltage VL across the power terminals 14A and 14B of the CPU 14 will be described with reference to
When a current IL is supplied at time t1, which increases the current passing through the wire 12, as illustrated in
On the other hand, when the capacitance of the variable capacitance element 101 is not sufficiently large and the current IL is increased at the time t1, the voltage fluctuation (LS·dIL/dt) due to the parasitic inductance is not reduced, causing the voltage VL to be significantly decreased as illustrated in
Thus, it is difficult to reduce the voltage fluctuation (LS·dIL/dt) due to the increase or decrease of the current passing through the wire 12 and the voltage VL across the terminals 14A and 14B of the CPU 14 is significantly fluctuated when the capacitance of the variable capacitance element 101 is not sufficiently large. Under these circumstances, it is difficult to cope with a high-speed and large-amplitude voltage fluctuation occurring in a load element such as the CPU 14.
On the contrary, as described above, the power control device 100 according to the first embodiment can reduce the voltage fluctuation (LS·dIL/dt) due to the parasitic inductance caused by the fluctuations of current passing through the wire 12 (load fluctuations) by controlling the capacitance of the variable capacitance element 101 in accordance with the performance, the type, and the like of the load element of the CPU 14. As a consequence, the power control device 100 can maintain the voltage VL in a stable state. Since the power can be stably supplied through the wire 12, it becomes possible to cope with a high-speed and large-amplitude voltage fluctuation in a load element such as the CPU 14, and supply power with stability in response to a high-speed operation and in accordance with the performance, the type, and the like of the load element of the CPU 14.
Since the variable capacitance element 101 can be set to have the capacitance value corresponding to fluctuations of the voltage across terminals of a load element such as the CPU 14 as described above, the total capacitance of an information communication apparatus such as a server apparatus or a network apparatus can be decreased as compared to the case where a large-capacity bypass capacitor with a fixed value is mounted. As a result, it becomes possible to reduce the voltage change caused by the load fluctuations occurring in an information communication apparatus such as a server apparatus or a network apparatus. Since the voltage change is reduced, it is also possible to reduce the size and cost of the information communication apparatus.
In the above-described embodiment, the control unit 104 is a CPU. However, the control unit 104 may be an analog circuit using an operational amplifier or the like. When the control unit 104 is an analog circuit, the setting of the capacitance value, which is described with reference to the flowchart of
Further, in the above-described embodiment, power is supplied to the CPU 14 that is a load element. However, the load element to which the power is stably supplied under the control of the power control device according to the first embodiment may be, for example, a semiconductor device including an LSI circuit, a CPU, an FPGA, etc.
Further, in the above-described embodiment, the variable capacitance element 101 is a circuit including many resistors and switches as illustrated in
Further, in the above-described embodiment, the capacitance value of the variable capacitance element 101 is minimized at the initial stage where the capacitance value of the variable capacitance element 101 is set. However, the capacitance value at the initial stage may not necessarily be limited to the minimized value, but may be an arbitrary initial value. Further, the capacitance value may not necessarily be increased in stages.
The configuration of a variable capacitance element 201 provided in a power control device according to a second embodiment is different from that of the first embodiment. The variable capacitance element 201 is different from the variable capacitance element 101 described in the first embodiment in that transistors are used in the variable capacitance element 201. Accordingly, the process to increase the capacitance Cv of the variable capacitance element 201, which is performed by the control unit 104, is different from that performed in the first embodiment. Since other components of the second embodiment are the same as those of the first embodiment, the same components are indicated by the same reference numerals and the descriptions thereof are omitted. The difference between the first and second embodiments will be described in the following.
The emitter of the PNP bipolar transistor Q1 is connected to the terminal A and the collector thereof is connected to the capacitor 110 (an electrode provided on the side of the terminal A). The base of the transistor Q1 is connected to the control unit 104 illustrated in
The collector of the NPN bipolar transistor Q2 is connected to the terminal A via the resistor R13 and the emitter thereof is connected to the terminal B. The base of the transistor Q2 is connected to the capacitor 110 (an electrode provided on the side of the terminal B). The resistor R14 is connected as a base resistor between the base of the transistor Q2 and the terminal B.
In the variable capacitance element 201 according to the second embodiment, the PNP bipolar transistor Q1 and the resistor R12 connected in parallel between the emitter (a current input terminal) and the collector (a current output terminal) of the transistor Q1 are used to control the capacitance, and the NPN bipolar transistor Q2 is used for amplification thereof. Hereinafter, the operating principles of the variable capacitance element 201 will be described.
In the variable capacitance element 101 used in the first embodiment, the control unit 104 closes the switches S2 to SN, SX, and S1 one by one in this order at operation S2. However, the variable capacitance element 201 used in the second embodiment is controlled so that the base current of the PNP bipolar transistor Q1 is increased in stages.
Since the emitter-base region of the PNP bipolar transistor Q1 is connected in parallel with the resistor R12, the combined resistance value of the transistor Q1 and the resistor R12 is changed by controlling the base current of the transistor Q1.
Accordingly, the PNP bipolar transistor Q1, the resistor R12, and the capacitor 110 are considered as a single capacitor having a capacitance Ct. In that case, the capacitance Ct can be controlled by controlling the base current of the transistor Q1. When the base current of the transistor Q1 is small, the value of a resistance between the emitter and the collector of the transistor Q1 is high, so that the combined resistance value is increased and the capacitance Ct is decreased. On the other hand, when the base current of the transistor Q1 is increased, the value of the resistance between the emitter and the collector of the transistor Q1 is decreased. As a consequence, the combined resistance value is decreased and the capacitance Ct is increased. Thus, the capacitance Ct can be changed by controlling the base current of the transistor Q1.
Further, as illustrated in
Therefore, between the terminals A and B, the capacitance Ct is multiplied by the amplification factor hfe of the NPN bipolar transistor Q2. Accordingly, the capacitance of the variable capacitance element 201 can be expressed as hfe·Ct.
When the value of the base current of the PNP bipolar transistor Q1 is zero in the initial state and the base current is increased in stages at operation S2 while the same processing operations as those of operations S1 to S4 of the first embodiment are performed repeatedly in the power control device according to the second embodiment, which includes the above-described variable capacitance element 201, the capacitance of the variable capacitance element 201 can be increased in stages.
Therefore, the power control device according to the second embodiment allows the control unit 104 to control the base current of the PNP bipolar transistor Q1, thereby controlling the capacitance of the variable capacitance element 201 based on the performance, the type, and the like of a load element such as the CPU 14. As a consequence, it becomes possible to reduce the voltage fluctuation (LS·dIL/dt) in the parasitic inductance due to the fluctuations of the current passing through the wire 12 (load fluctuations), so that the voltage VL across the power terminals 14A and 14B of the CPU 14 can be maintained in a stable state.
Since power can be stably supplied through the wire 12, it becomes possible to cope with a high-speed and large-amplitude voltage fluctuation occurring in a load element such as the CPU 14, and supply power with stability in response to a high-speed operation and in accordance with the performance, the type, etc. of the load element such as CPU 14.
In the above-described embodiment, the variable capacitance element 201 includes the capacitor 110, the PNP bipolar transistor Q1, the NPN bipolar transistor Q2, and the resistors R11 to R14. However, the configuration of the variable capacitance element 201 is not limited to that illustrated in
Further, in the above-described second embodiment, the variable capacitance element 201 illustrated in
All examples and conditional language recited herein are intended for pedagogical purposes to aid the reader in understanding the principles of the invention and the concepts contributed by the inventor to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions. Although the embodiments of the present inventions have been described in detail, it should be understood that various changes, substitutions, and alterations could be made hereto without departing from the spirit and scope of the invention.
Although a few preferred embodiments of the present invention have been shown and described, it would be appreciated by those skilled in the art that changes may be made in these embodiments without departing from the principles and spirit of the invention, the scope of which is defined in the claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2010-83375 | Mar 2010 | JP | national |