The present invention relates in general to the field of electronics, and more specifically to a power control system with power drop out immunity and uncompromised startup time.
Switching power converters convert supplied power into a form and magnitude that is useful for numerous electronic products including cellular telephones, computing devices, personal digital assistants, televisions, other switching power converters, and lamps, such as light emitting diode and gas discharge type lamps. For example, alternating current (AC)-to-direct current (DC) switching power converters are often configured to convert AC voltages from an AC voltage source into DC voltages. Switching power converters are available in many types, such as boost-type, buck-type, boost-buck type, and Cúk type converters.
A controller controls the power conversion process of the switching power converter. Occasionally, the supplied power to the switching power converter is interrupted for a period of time, but the controller should continue functioning. Interruptions of supplied power that either completely reduce supplied power to zero or reduce supplied power to a level that prevents a load of the switching power converter from operating normally is commonly referred to as a power supply dropout (referred to herein as a “dropout”). The switching power converter is generally designed to maintain power to the controller for a period of time during a dropout. Dropout immunity can be improved by increasing the amount of time during which the controller can continue normal operation during a dropout. Controller ‘startup time’ is the amount of time used by the controller to begin normal operations after being OFF. Generally, conventional switching power converters are designed to trade off less dropout immunity time for faster controller startup time and vice versa. In other words, to improve dropout immunity, startup time is increased, and to improve startup time, dropout immunity is decreased.
When controller 104 is OFF and switch 108 transitions from OFF, i.e. a non-conducting state, to ON, controller 104 enters a startup mode (referred to herein as “startup”) as soon as source voltage VDD at node 111 reaches an operational level that allows the controller 104 to begin normal operation. “Normal operation” of a system means the system is operating within its design parameters. An “operational level” of supply voltage VDD refers to a sufficient level to allow controller 104 to maintain normal operations. During startup, power supply 106 provides startup power through resistor 110 of startup circuit 120. In order for switching power converter 102 to begin operation as soon as possible after switch 108 is ON, it is desirable to minimize the startup time of controller 104. The startup time of controller 104 depends on how quickly the voltage VDD rises to the operational level. The particular operational level of voltage VDD depends upon the design parameters of controller 104.
The amount of time taken for controller supply voltage VDD to rise to an operational level depends on the value of rectified input voltage VX, the resistance R of resistor 110, and the capacitance C of capacitor 114. As the values of resistance R and/or capacitance C increase, the voltage VDD rises more slowly, thus increasing the startup time of controller 104. Conversely, as the values of resistance R and/or capacitance C decrease, the voltage VDD rises more quickly, thus decreasing the startup time of controller 104. Thus, the selection of the values of the resistance R and the capacitance C effectively determine the startup time for controller 104.
Once controller supply voltage VDD has reached an operational level, controller 104 begins normal operation to control switching power converter 102. During normal operation of switching power converter 102, auxiliary power supply 116 generates auxiliary voltage VAUX. Auxiliary voltage supply 116 and startup circuit 120 combine to generate controller supply voltage VDD.
The startup circuit 120 is not switched OFF during normal operation of controller 104 because capacitor 114 is also used to provide dropout immunity for switching power converter 102. If rectified input voltage VX drops to zero during normal operation of controller 104, no current flows through startup circuit 120 and auxiliary power supply 116 ceases providing power to controller 104. During a dropout of rectified input voltage VX, energy stored by capacitor 114 continues to provide enough energy to maintain the supply voltage VDD at node 111 at a sufficient level for controller 114 to continue normal operation for a limited amount of time during a dropout. The amount of time (referred to as the “dropout immunity time”) that capacitor 114 can supply operating energy to controller 104 depends upon how much energy is stored by capacitor 114. The amount of energy stored by capacitor 114 depends upon the amount of capacitance C of capacitor 114 and the time elapsed since the last time capacitor 114 was charged. The amount of capacitance C of capacitor 114 is directly proportional to the dropout immunity time. In other words, a larger capacitance C of capacitor 114 stores more energy and, thus, increases the dropout immunity time. Conversely, a smaller capacitance C of capacitor 114 stores less energy and, thus, decreases the dropout immunity time.
During normal operation, controller 104 generates a pulse width modulated control signal CS0 that controls a gate-to-source voltage of field effect transistor (FET) 118 and, thus, controls conductivity of FET 118. When FET 118 is ON, inductor 122 begins storing energy. Diode 124 prevents discharge of link capacitor 126 through FET 118. When control signal CS0 turns FET 118 OFF, an inductor flyback period begins as rectified input voltage VX and the energy stored by inductor 126 boosts the voltage of link capacitor 126. Thus, switching power converter 102 is commonly referred to as a ‘boost-type’ switching power converter. The capacitance of link capacitor 126 is selected to maintain an approximately constant link voltage VLINK for load 128. Load 128 can be any type of load, such as a cellular telephone, computing device, personal digital assistant, televisions, another switching power converter, or a lamp, such as light emitting diode and gas discharge type lamps. The pulse width of control signal CS0 can be adjusted to maintain a desired output current iOUT of switching power converter 102. The output current iOUT is sensed by controller 104 through the resistor divider network of resistors 130 and 132. Prodić, Compensator Design and Stability Assessment for Fast Voltage Loops of Power Factor Correction Rectifiers, IEEE Transactions on Power Electronics, Vol. 22, No. 5, September 2007, pp. 1719-1729 (referred to herein as “Prodić”), describes an example of controller 104.
Capacitor 114 is charged for both startup and dropout immunity for controller 104. However, although increasing the capacitance C of capacitor 114 improves dropout immunity, the startup time of controller 104 worsens. Conversely, decreasing the capacitance C of capacitor 114 worsens dropout immunity but improves the startup of controller 104. Consequently, selecting a value for capacitance C of capacitor 114 is a tradeoff between startup time and dropout immunity for controller 114. Thus, it is difficult to optimize both startup time and dropout immunity. Additionally, resistor 110 of startup circuit 120 continues to cause power losses even after startup of controller 104.
In one embodiment of the present invention, an apparatus includes a startup capacitor configured to couple to a controller and a dropout immunity capacitor configured to couple between a first voltage source and the controller. A capacitance of the dropout immunity capacitor is greater than a capacitance of the startup capacitor. The startup capacitor is configured to provide sufficient energy to the controller to allow the controller to begin normal operation. The dropout immunity capacitor is configured to provide sufficient energy to the controller for a period of time when the first voltage source provides insufficient power to allow the controller to continue normal operation.
In another embodiment of the present invention, a power control system includes a switching power converter and a controller coupled to the switching power converter, wherein the controller is configured to generate a switch control signal to control the switching power converter. The power control system also includes a startup capacitor coupled to the controller and a dropout immunity capacitor coupled to the controller and configured to couple to a first voltage source. A capacitance of the dropout immunity capacitor is greater than a capacitance of the startup capacitor. The startup capacitor is configured to provide sufficient energy to the controller to allow the controller to begin normal operation. The dropout immunity capacitor is configured to provide sufficient energy to the circuit for a period of time when the first voltage source provides insufficient power to allow the controller to continue normal operation.
In a further embodiment of the present invention, a method includes providing sufficient energy to a controller from a startup capacitor to allow the controller to begin normal operation. The method also includes providing sufficient energy to the controller from a dropout immunity capacitor for a period of time when a first voltage source provides insufficient power to allow the controller to continue normal operation. A capacitance of the dropout immunity capacitor is greater than a capacitance of the startup capacitor.
The present invention may be better understood, and its numerous objects, features and advantages made apparent to those skilled in the art by referencing the accompanying drawings. The use of the same reference number throughout the several figures designates a like or similar element.
In at least one embodiment, a power control system provides immunity from power supply dropout for a controller without compromising a startup time of the controller. In at least one embodiment, the power control system includes separate startup and dropout immunity capacitors. In at least one embodiment, selection of the capacitance of the startup capacitor is independent of selection of the capacitance of the dropout immunity capacitance. In at least one embodiment, the startup capacitance can be minimized to provide reduced startup time for the controller and provide sufficient energy for the controller to normally operate for up to approximately one missed cycle of an input voltage. In at least one embodiment, the capacitance of the dropout immunity capacitor can be maximized to provide sufficient energy for the controller to operate normally for longer than one missed cycle of the input voltage. In at least one embodiment, the startup capacitor and dropout immunity capacitors are part of respective startup and dropout immunity circuits. The particular implementation of the startup circuit and the dropout immunity circuit is a matter of design choice. In at least one embodiment, the startup and dropout immunity circuits are implemented using discrete circuits. In at least one embodiment, at least part of the dropout immunity circuit is integrated as part of the controller. For example, in at least one embodiment, control circuitry for the dropout immunity circuit is integrated as part of an integrated circuit implementation of the controller.
Controller 202 operates from a supply voltage VDD at node 208, and the startup circuit 204 and dropout immunity circuit 206 maintain supply voltage VDD at an operational level that allows controller 202 to normally operate. “Normal operation” of a system means the system is operating within its design parameters. An “operational level” of supply voltage VDD refers to a sufficient level to allow a controller, such as controller 202, to maintain normal operations. The startup circuit 204 receives energy from the supply voltage VAC. When the supply voltage VAC is initially supplied to the startup circuit 204, current flows through resistor 210 and charges capacitor 212. As discussed in more detail with reference to
The supply voltage VAC can dropout for any number of reasons. For example, when controller 202 controls a switching power converter driving a lighting system, a circuit (such as circuit 604 in
Charging of dropout immunity capacitor 214 is a passive operation in that auxiliary voltage VAUX begins charging dropout immunity capacitor 214 as soon as auxiliary voltage VAUX exceeds a voltage threshold (typically 0.7 V for a silicon diode) of diode 216. The dropout immunity circuit 206 receives energy from the auxiliary voltage VAUX. In at least one embodiment, the auxiliary voltage VAUX is generated from a primary supply voltage source, such as the source of supply voltage VAC. Thus, when the primary supply voltage source drops out, the auxiliary voltage VAUX typically also drops out. As discussed in more detail with reference to
For example, when controller 202 controls a switching power converter driving a lighting system, a circuit (such as switch 604 in
To maintain normal operation of controller 202 during a DORS related dropout of supply voltage VAC, dropout immunity capacitor 214 maintains supply voltage VDD at node 208 at a sufficient level to allow controller 202 to maintain normal operations and process the voltage dropout as DORS dimming information. For a 50 Hz supply voltage VAC, the DORS related dropout of up to 1 second equates to up to 50 cycles of supply voltage VAC. Thus, the capacitance CDO of dropout immunity capacitor 214 is larger than the capacitance CSU of startup capacitor 212 to allow the dropout immunity circuit 214 to maintain energy for normal operation of controller 202 for an extended period of time. However, in at least one embodiment, the lower value of capacitance CSU of startup capacitor 212 relative to capacitance CDO allows node 208 to charge to a sufficient voltage level to allow controller 202 to begin normal operations in a shorter amount of time than occurs with the conventional power system 100 (
The dropout immunity circuit 206 also includes diode 216. Diode 216 prevents the startup capacitor 212 from discharging to dropout capacitor 214 when the auxiliary voltage VAUX drops out. Thus, during a one cycle or less dropout of supply voltage VAC and auxiliary voltage VAUX, the energy stored by startup capacitor 212 is used to maintain the supply voltage VDD at an operational level.
Controller 302 determines when dropout immunity capacitor 214 charges so as to allow startup capacitor 212 to quickly charge supply voltage VDD at node 208 to an operational level without also charging the relatively slow charging of dropout immunity capacitor 214. During startup of controller 302, supply voltage VAC charges startup capacitor 212 until supply voltage VDD at node 208 reaches an operational level. Controller 302 begins normal operation, which can include a predetermined startup routine, when the supply voltage VAC charges startup capacitor 212 sufficiently so that supply voltage VDD at node 208 reaches an operational level.
In at least one embodiment, controller 302 monitors auxiliary voltage VAUX at node 208 via a sense path 306. Sense path 306 is depicted as a segmented line, because sense path 306 is optional. In at least one embodiment, at the startup of controller 302, the auxiliary voltage VAUX generated by an auxiliary power supply (such as auxiliary power supply 624
In at least one embodiment, sense path 306 is not present and controller 302 assumes that auxiliary voltage VAUX is at a level sufficient to charge dropout immunity capacitor 214 and thereby holds supply voltage VDD at an operational level once controller 302 begins normal operation. Once controller 302 determines or assumes that the auxiliary voltage VAUX has risen to a level sufficient to charge dropout immunity capacitor 214 to at least supply voltage VDD, controller 302 generates control signal CS1 to turn switch 314 ON, i.e. conductive. When switch 314 is ON, dropout immunity capacitor 214 begins storing energy to provide immunity from a dropout of auxiliary voltage VAUX as previously described with reference to power/controller system 200 (
Referring to
When supply voltage VDD reaches an operational level, controller 202, controller 302, or controller 402 begins operating normally. During normal operation, controller 202, controller 302, or controller 402 begins generating control signal CS0. In the embodiment of
At time t2, the auxiliary voltage VAUX and the supply voltage VAC dropout. In at least one embodiment, the auxiliary voltage VAUX drops out when the supply voltage VAC drops out, and the supply voltage VAC can drop out for up to one cycle due to, for example, phase modulation of supply voltage VAC or unintended power perturbations. The supply voltage VAC is reinstated at time t3 and, thus, only drops out for one cycle. Between times t2 and t3, which represents one cycle of supply voltage VAC, startup capacitor 212 holds the supply voltage VDD at an approximately constant, operational level to allow controller 202, controller 302, or controller 402 to normally operate.
Between times t3 and t4, supply voltage VAC charges startup capacitor 212 and maintains supply voltage VDD at an operational level. The auxiliary voltage VAUX also rises when supply voltage VAC is reinstated. Between times t4 and t5, the auxiliary voltage VAUX and the supply voltage VAC both drop out. In at least one embodiment, the supply voltage VAC drops out due to DORS dimming Between times t4 and t5, dropout immunity capacitor 214 supplies sufficient energy to maintain supply voltage VDD at the operational level. In at least one embodiment, the difference between times t4 and t5 is less than or equal to one (1) second, and the capacitance CDO of dropout immunity capacitor 214 is sufficient to supply enough energy to node 208 to maintain supply voltage VDD at the operational level. By maintaining supply voltage VDD at the operational level, controllers 202 and 302 maintain operation and are able to implement the DORS dimming operation without using nonvolatile memory to store a previous dimming value and without incurring a startup cycle between DORS dimming signals. If the time difference between times t4 and t5 exceeds the ‘hold-up’ time of dropout immunity capacitor 214, controller 202, controller 302, or controller 402 powers down. At time t5, supply voltage VAC is reinstated, auxiliary voltage VAUX rises, and supply voltage VDD remains at the operational level.
Referring to
In at least one embodiment, switch control signal CS0 controls conductivity of switch 614. In at least one embodiment, switch 614 is an n-channel FET. When switch 614 conducts, inductor 616 stores energy from inductor current iL in a magnetic field. Diode 618 prevents link capacitor 620 from discharging into inductor 616. When switch 614 is non-conductive, the switching power converter 602 begins an inductor flyback mode, and the voltage of rectified input voltage VX and an inductor voltage VL combine to boost the link voltage VLINK above the rectified input voltage VX. In at least one embodiment, controller 603 operates switching power converter 602 in continuous conduction mode. In at least one embodiment, controller 603 operates switching power converter in discontinuous conduction mode. In at least one embodiment, controller 603 monitors the rectified input voltage VX via feed forward path 617 to provide power factor correction for switching power converter 602. In at least one embodiment, controller 603 also monitors the link voltage VLINK via feedback path 619. In at least one embodiment, controller 603 generates switch control signal CS2 to operate switch 614 and thereby provide power factor correction and regulation of link voltage VLINK as illustratively described in U.S. patent application Ser. No. 11/967,269, entitled “Power Control System Using a Nonlinear Delta-Sigma Modulator with Nonlinear Power Conversion Process Modeling,” inventor John L. Melanson, and filed on Dec. 31, 2007.
Inductor 622 is magnetically coupled to inductor 616 to form an auxiliary power supply 624. In at least one embodiment, inductors 616 and 622 are implemented as respective primary-side and secondary-side coils of a transformer that can include a magnetic core (not shown). The auxiliary voltage VAUX is the voltage across inductor 622. Thus, when rectified input voltage VX is non-zero, auxiliary power supply 624 generates the auxiliary voltage VAUX. However, when rectified input voltage VX drops out, the auxiliary voltage VAUX also drops out.
At time t0, with reference to
In at least one embodiment, auxiliary voltage VAUX is nominally 13V. FET 626 represents one embodiment of switch 314 (
At time t2, the rectified input voltage VX and, consequently, the auxiliary voltage VAUX, drop out until time t3. Diode 308 prevents current flow from startup capacitor 212 and dropout immunity capacitor 214 into auxiliary power supply 624. The startup capacitor 212 and dropout immunity capacitor 214 provide energy to maintain supply voltage VDD at an operational level. Thus, controller 603 continues to operate normally during the dropout of rectified input voltage VX and auxiliary voltage VAUX.
At time t3, rectified input voltage VX is reinstated and, thus, the auxiliary power supply 624 generates a positive auxiliary voltage VAUX.
At time t4, the rectified input voltage VX drops out. In at least one embodiment, the dropout of rectified input voltage VX results from switch 604 turning OFF in order to change the light output level of load 608 from 100% to 75%.
At time t5, switch 604 is turned back ON, which reinstates rectified input voltage VX. The difference between times t4 and t5 is within the maximum allowable dropout time of rectified input voltage VX for a DORS dimming indication. Accordingly, dropout immunity capacitor 214 maintains supply voltage VDD at an operational level, which allows controller 603 to continue operation. Controller 603 detects the reinstatement of rectified input voltage VX via feed forward path 617 and generates control signal CS2 so that the light output of load 608 drops to 75% of the maximum light output of load 608.
The process described in conjunction with
Thus, in at least one embodiment, separate startup circuit and a dropout immunity circuit facilitates implementing a startup circuit without tradeoff and compromise of dropout immunity.
Although embodiments have been described in detail, it should be understood that various changes, substitutions, and alterations can be made hereto without departing from the spirit and scope of the invention as defined by the appended claims.
This application is a continuation of co-pending application Ser. No. 12/650,547, filed Dec. 31, 2009, which is incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
3790878 | Brokaw | Feb 1974 | A |
4677366 | Wilkinson et al. | Jun 1987 | A |
4683529 | Bucher | Jul 1987 | A |
4737658 | Kronmuller et al. | Apr 1988 | A |
4739462 | Farnsworth et al. | Apr 1988 | A |
4937728 | Leonardi | Jun 1990 | A |
4940929 | Williams | Jul 1990 | A |
4977366 | Powell | Dec 1990 | A |
5001620 | Smith | Mar 1991 | A |
5003454 | Bruning | Mar 1991 | A |
5055746 | Hu et al. | Oct 1991 | A |
5109185 | Ball | Apr 1992 | A |
5173643 | Sullivan et al. | Dec 1992 | A |
5264780 | Bruer et al. | Nov 1993 | A |
5278490 | Smedley | Jan 1994 | A |
5383109 | Maksimovic et al. | Jan 1995 | A |
5424932 | Inou et al. | Jun 1995 | A |
5430635 | Liu | Jul 1995 | A |
5479333 | McCambridge et al. | Dec 1995 | A |
5481178 | Wilcox et al. | Jan 1996 | A |
5565761 | Hwang | Oct 1996 | A |
5638265 | Gabor | Jun 1997 | A |
5691890 | Hyde | Nov 1997 | A |
5747977 | Hwang | May 1998 | A |
5757635 | Seong | May 1998 | A |
5764039 | Choi et al. | Jun 1998 | A |
5783909 | Hochstein | Jul 1998 | A |
5798635 | Hwang et al. | Aug 1998 | A |
5808453 | Lee | Sep 1998 | A |
5874725 | Yamaguchi | Feb 1999 | A |
5960207 | Brown | Sep 1999 | A |
5994885 | Wilcox et al. | Nov 1999 | A |
6043633 | Lev et al. | Mar 2000 | A |
6084450 | Smith et al. | Jul 2000 | A |
6087816 | Volk | Jul 2000 | A |
6091233 | Hwang et al. | Jul 2000 | A |
6160724 | Hemena et al. | Dec 2000 | A |
6229292 | Redl et al. | May 2001 | B1 |
6259614 | Ribarich et al. | Jul 2001 | B1 |
6300723 | Wang et al. | Oct 2001 | B1 |
6304066 | Wilcox et al. | Oct 2001 | B1 |
6304473 | Telefus | Oct 2001 | B1 |
6343026 | Perry | Jan 2002 | B1 |
6356040 | Preis et al. | Mar 2002 | B1 |
6445600 | Ben-Yaakov | Sep 2002 | B2 |
6469484 | L'Hermite et al. | Oct 2002 | B2 |
6510995 | Muthu et al. | Jan 2003 | B2 |
6531854 | Hwang | Mar 2003 | B2 |
6580258 | Wilcox et al. | Jun 2003 | B2 |
6583550 | Iwasa | Jun 2003 | B2 |
6628106 | Batarseh et al. | Sep 2003 | B1 |
6657417 | Hwang | Dec 2003 | B1 |
6696803 | Tao et al. | Feb 2004 | B2 |
6724174 | Esteves et al. | Apr 2004 | B1 |
6768655 | Yang et al. | Jul 2004 | B1 |
6781351 | Mednik et al. | Aug 2004 | B2 |
6839247 | Yang | Jan 2005 | B1 |
6882552 | Telefus et al. | Apr 2005 | B2 |
6894471 | Corva et al. | May 2005 | B2 |
6933706 | Shih | Aug 2005 | B2 |
6940733 | Schie et al. | Sep 2005 | B2 |
6944034 | Shteynberg et al. | Sep 2005 | B1 |
6956750 | Eason et al. | Oct 2005 | B1 |
6975523 | Kim et al. | Dec 2005 | B2 |
6980446 | Simada et al. | Dec 2005 | B2 |
7072191 | Nakao et al. | Jul 2006 | B2 |
7099163 | Ying | Aug 2006 | B1 |
7161816 | Shteynberg et al. | Jan 2007 | B2 |
7221130 | Ribeiro et al. | May 2007 | B2 |
7233135 | Noma et al. | Jun 2007 | B2 |
7257008 | Yang | Aug 2007 | B2 |
7266001 | Notohamiprodjo et al. | Sep 2007 | B1 |
7292013 | Chen et al. | Nov 2007 | B1 |
7295452 | Liu et al. | Nov 2007 | B1 |
7411379 | Chu et al. | Aug 2008 | B2 |
7554473 | Melanson | Jun 2009 | B2 |
7606532 | Wuidart | Oct 2009 | B2 |
7667986 | Artusi et al. | Feb 2010 | B2 |
7684223 | Wei | Mar 2010 | B2 |
7719246 | Melanson | May 2010 | B2 |
7719248 | Melanson | May 2010 | B1 |
7746043 | Melanson | Jun 2010 | B2 |
7804480 | Jeon et al. | Sep 2010 | B2 |
7834553 | Hunt et al. | Nov 2010 | B2 |
7872883 | Elbanhawy | Jan 2011 | B1 |
7894216 | Melanson | Feb 2011 | B2 |
7948780 | Sonobe | May 2011 | B2 |
8008898 | Melanson et al. | Aug 2011 | B2 |
8076920 | Melanson | Dec 2011 | B1 |
8129959 | Balogh | Mar 2012 | B1 |
8169806 | Sims et al. | May 2012 | B2 |
8193717 | Leiderman | Jun 2012 | B2 |
8222772 | Vinciarelli | Jul 2012 | B1 |
8242764 | Shimizu et al. | Aug 2012 | B2 |
8369109 | Niedermeier et al. | Feb 2013 | B2 |
8441210 | Shteynberg et al. | May 2013 | B2 |
8487591 | Draper | Jul 2013 | B1 |
8536799 | Grisamore et al. | Sep 2013 | B1 |
8610364 | Melanson et al. | Dec 2013 | B2 |
20010033501 | Nebrigic | Oct 2001 | A1 |
20030090252 | Hazucha | May 2003 | A1 |
20030111969 | Konishi et al. | Jun 2003 | A1 |
20030160576 | Suzuki | Aug 2003 | A1 |
20030174520 | Bimbaud | Sep 2003 | A1 |
20030214821 | Giannopoulos et al. | Nov 2003 | A1 |
20030223255 | Ben-Yaakov | Dec 2003 | A1 |
20040046683 | Mitamura et al. | Mar 2004 | A1 |
20040196672 | Amei | Oct 2004 | A1 |
20050024898 | Yang | Feb 2005 | A1 |
20050057237 | Clavel | Mar 2005 | A1 |
20050207190 | Gritter | Sep 2005 | A1 |
20050231183 | Li et al. | Oct 2005 | A1 |
20050270813 | Zhang et al. | Dec 2005 | A1 |
20050275354 | Hausman | Dec 2005 | A1 |
20060013026 | Frank et al. | Jan 2006 | A1 |
20060022648 | Zeltser | Feb 2006 | A1 |
20060214603 | Oh et al. | Sep 2006 | A1 |
20070103949 | Tsuruya | May 2007 | A1 |
20080018261 | Kastner | Jan 2008 | A1 |
20080043504 | Ye | Feb 2008 | A1 |
20080062584 | Freitag et al. | Mar 2008 | A1 |
20080062586 | Apfel | Mar 2008 | A1 |
20080117656 | Clarkin | May 2008 | A1 |
20080130336 | Taguchi | Jun 2008 | A1 |
20080175029 | Jung et al. | Jul 2008 | A1 |
20080259655 | Wei et al. | Oct 2008 | A1 |
20080278132 | Kesterson et al. | Nov 2008 | A1 |
20080310194 | Huang et al. | Dec 2008 | A1 |
20090059632 | Li et al. | Mar 2009 | A1 |
20090067204 | Ye et al. | Mar 2009 | A1 |
20090108677 | Walter et al. | Apr 2009 | A1 |
20090184665 | Femo | Jul 2009 | A1 |
20090189586 | Tiew | Jul 2009 | A1 |
20090295300 | King | Dec 2009 | A1 |
20100128501 | Huang et al. | May 2010 | A1 |
20100238689 | Fei et al. | Sep 2010 | A1 |
20100244793 | Caldwell | Sep 2010 | A1 |
20110110132 | Rausch et al. | May 2011 | A1 |
20110141775 | Wang | Jun 2011 | A1 |
20110199793 | Kuang et al. | Aug 2011 | A1 |
20110276938 | Perry et al. | Nov 2011 | A1 |
20110291583 | Shen | Dec 2011 | A1 |
20110309760 | Beland et al. | Dec 2011 | A1 |
20120146540 | Khayat et al. | Jun 2012 | A1 |
20120187997 | Liao et al. | Jul 2012 | A1 |
20120248998 | Yoshinaga | Oct 2012 | A1 |
20120320640 | Baurle et al. | Dec 2012 | A1 |
20130181635 | Ling | Jul 2013 | A1 |
20140218978 | Heuken et al. | Aug 2014 | A1 |
Number | Date | Country |
---|---|---|
0536535 | Apr 1993 | EP |
0636889 | Jan 1995 | EP |
1213823 | Jun 2002 | EP |
1289107 | Aug 2002 | EP |
1962263 | Aug 2008 | EP |
2232949 | Sep 2010 | EP |
2257124 | Dec 2010 | EP |
2008053181 | Mar 2006 | JP |
0184697 | Nov 2001 | WO |
2004051834 | Jun 2004 | WO |
2006013557 | Feb 2006 | WO |
2006022107 | Mar 2006 | WO |
2007016373 | Feb 2007 | WO |
2008004008 | Jan 2008 | WO |
2008152838 | Dec 2008 | WO |
2010011971 | Jan 2010 | WO |
2010065598 | Jun 2010 | WO |
2011008635 | Jan 2011 | WO |
Entry |
---|
Maksimovic, et al, Impact of Digital Control in Power Electronics, International Symposium on Power Semiconductor Devices and ICS, 2004, pp. 2-22, Boulder, Colorado, USA. |
Fairchild Semiconductor, Ballast Control IC, FAN 7711, Rev. 1.0.3, 2007, pp. 1-23, San Jose,California, USA. |
Yao, Gang et al, Soft Switching Circuit for Interleaved Boost Converters, IEEE Transactions on Power Electronics, vol. 22, No. 1, Jan. 2007, pp. 1-8, Hangzhou China. |
Stmicroelectronics, Transition Mode PFC Controller, Datasheet L6562, Rev. 8, Nov. 2005, pp. 1-16, Geneva, Switzerland. |
Zhang, Wanfeng et al, A New Duty Cycle Control Strategy for Power Factor Correction and FPGA Implementation, IEEE Transactions on Power Electronics, vol. 21, No. 6, Nov. 2006, pp. 1-10, Kingston, Ontario, Canada. |
Stmicroelectronics, Power Factor Connector L6561, Rev 16, Jun. 2004, pp. 1-13, Geneva, Switzerland. |
Texas Instruments, Avoiding Audible Noise at Light Loads When Using Leading Edge Triggered PFC Converters, Application Report SLUA309A, Mar. 2004—Revised Sep. 2004, pp. 1-4, Dallas, Texas, USA. |
Texas Instruments, Startup Current Transient of the Leading Edge Triggered PFC Controllers, Application Report SLUA321, Jul. 2004, pp. 1-4, Dallas, Texas, USA. |
Texas Instruments, Current Sense Transformer Evaluation UCC3817, Application Report SLUA308, Feb. 2004, pp. 1-3, Dallas, Texas, USA. |
Texas Instruments, BiCMOS Power Factor Preregulator Evaluation Board UCC3817, User's Guide, SLUU077C, Sep. 2000—Revised Nov. 2002, pp. 1-10, Dallas, Texas, USA. |
Texas Instruments, Interleaving Continuous Conduction Mode PFC Controller, UCC28070, SLUS794C, Nov. 2007—Revised Jun. 2009, pp. 1-45, Dallas, Texas, USA. |
Texas Instruments, 350-W Two-Phase Interleaved PFC Pre-regulator Design Review, Application Report SLUA369B, Feb. 2005—Revised Mar. 2007, pp. 1-22, Dallas, Texas, USA. |
Texas Instruments, Average Current Mode Controlled Power Factor Correction Converter using TMS320LF2407A, Application Report SPRA902A, Jul. 2005, pp. 1-15, Dallas, Texas, USA. |
Texas Instruments, Transition Mode Pfc Controller, UCC28050, UCC28051, UCC38050, UCC38051, Application Note SLUS515D, Sep. 2002—Revised Jul. 2005, pp. 1-28, Dallas, Texas, USA. |
Unitrode, High Power-Factor Preregulator, UC1852, UC2852, UC3852, Feb. 5, 2007, pp. 1-8, Merrimack, Maine, USA. |
Unitrode, Optimizing Performance in UC3854 Power Factor Correction Applications, Design Note DN 39E, 1999, pp. 1-6, Merrimack, Maine, USA. |
On Semiconductor Four Key Steps to Design a Continuous Conduction Mode PFC Stage Using the NCP1653, Application Note AND81841D, Nov. 2004, pp. 1-8, Phoenix, AZ, USA. |
Unitrode, BiCMOS Power Factor Preregulator, Texas Instruments, UCC2817, UCC2818, UCC3817, UCC3818, SLUS3951, Feb. 2000—Revised Feb. 2006, pp. 1-25, Dallas, Texas, USA. |
Unitrode, UC3854A/B and UC3855A/B Provide Power Limiting with Sinusoidal Input Current for PFC Front Ends, SLUA196A, Design Note DN-66, Jun. 1995—Revised Nov. 2001, pp. 1-6, Merrimack, Maine, USA. |
Unitrode, Programmable Output Power Factor Preregulator, UCC2819, UCC3819, SLUS482B, Apr. 2001—Revised Dec. 2004, pp. 1-16, Merrimack, Maine, USA. |
Texas Instruments, UCC281019, 8-Pin Continuous Conduction Mode (CCM) PFC Controller, SLU828B, Revised Apr. 2009, pp. 1-48, Dallas, Texas, USA. |
http://toolbarpdf.com/docs/functions-and-features-of=inverters.html, Jan. 20, 2011, pp. 1-8. |
Zhou, Jinghai, et al, Novel Sampling Algorithm for DSP Controlled 2kW PFC Converter, IEEE Transactions on Power Electronics, vol. 16, No. 2, Mar. 2001, pp. 1-6, Hangzhou, China. |
Mammano, Bob, Current Sensing Solutions for Power Supply Designers, Texas Instruments, 2001, pp. 1-36, Dallas, Texas, USA. |
Fairchild Semiconductor, Ballast Control IC FAN7532, Rev. 1.0.3, Jun. 2006, pp. 1-16, San Jose, California, USA. |
Fairchild Semiconductor, Simple Ballast Controller, FAN7544, Rev. 1.0.0, Sep. 21, 2004, pp. 1-14, San Jose, California, USA. |
Texas Instruments, High Performance Power Factor Preregulator, UC2855A/B and UC3855A/B, SLUS328B, Jun. 1998, Revised Oct. 2005, pp. 1-14, Dallas, TX, USA. |
Balogh, Laszlo, et al,Power-Factor Correction with Interleaved Boost Converters in Continuous-Inductr-Current Mode, 1993, IEEE, pp. 168-174, Switzerland. |
Cheng, Hung L., et al, A Novel Single-Stage High-Power-Factor Electronic Ballast with Symmetrical Topology, Power Electronics and Motion Control Conference, 2006. IPEMC 2006. CES/IEEE 5th International, Aug. 14-16, 2006, vol. 50, No. 4, Aug. 2003, pp. 759-766, Nat. Ilan Univ., Taiwan. |
Fairchild Semiconductor, Theory and Application of the ML4821 Average Current Mode PFC Controllerr, Fairchild Semiconductor Application Note 42030, Rev. 1.0, Oct. 25, 2000, pp. 1-19, San Jose, California, USA. |
Garcia, O., et al, High Efficiency PFC Converter to Meet EN610000302 and A14, Industrial Electronics, 2002. ISIE 2002. Proceedings of the 2002 IEEE International Symposium, vol. 3, pp. 975-980, Div. de Ingenieria Electronica, Univ. Politecnica de Madrid, Spain. |
Infineon Technologies Ag, Standalone Power Factor Correction (PFC) Controller in Continuous Conduction Mode (CCM), Infineon Power Management and Supply, CCM-PFC, ICE2PCS01, ICE2PCSO1G, Version 2.1, Feb. 6, 2007, p. 1-22, Munchen, Germany. |
Lu, et al, Bridgeless PFC Implementation Using One Cycle Control Technique, International Rectifier, 2005, pp. 1-6, Blacksburg, VA, USA. |
Brown, et al, PFC Converter Design with IR1150 One Cycle Control IC, International Rectifier, Application Note AN-1077, pp. 1-18, El Segundo CA, USA. |
International Rectifer, PFC One Cycle Control PFC IC, International Rectifier, Data Sheet No. PD60230 rev. C, IR1150(S)(PbF), IR11501(S)(PbF), Feb. 5, 2007, pp. 1-16, El Segundo, CA, USA. |
International Rectifier, IRAC1150=300W Demo Board, User's Guide, Rev 3.0, International Rectifier Computing and Communications SBU—AC-DC Application Group, pp. 1-18, Aug. 2, 2005, El Segundo, CO USA. |
Lai, Z., et al, A Family of Power-Factor-Correction Controller, Applied Power Electronics Conference and Exposition, 1997. APEC '97 Conference Proceedings 1997., Twelfth Annual, vol. 1, pp. 66-73, Feb. 23-27, 1997, Irvine, CA. |
Lee, P, et al, Steady-State Analysis of an Interleaved Boost Converter with Coupled Inductors, IEEE Transactions on Industrial Electronics, vol. 47, No. 4, Aug. 2000, pp. 787-795, Hung Hom, Kowloon, Hong Kong. |
Linear Technology, Single Switch PWM Controller with Auxiliary Boost Converter, Linear Technology Corporation, Data Sheet LT1950, pp. 1-20, Milpitas, CA, USA. |
Linear Technology, Power Factor Controller, Linear Technology Corporation, Data Sheet LT1248, pp. 1-12, Milpitas, CA, USA. |
Supertex, Inc., HV9931 Unity Power Factor LED Lamp Driver, Supertex, Inc., Application Note AN-H52, 2007, pp. 1-20, Sunnyvale, CA, USA. |
Ben-Yaakov, et al, The Dynamics of a PWM Boost Converter with Resistive Input, IEEE Transactions on Industrial Electronics, vol. 46., No. 3, Jun. 1999, pp. 1-8, Negev, Beer-Sheva, Israel. |
Erickson, Robert W., et al, Fundamentals of Power Electronics, Second Edition, Chapter 6, 2001, pp. 131-184, Boulder CO, USA. |
Stmicroelectronics, CFL/TL Ballast Driver Preheat and Dimming L6574, Sep. 2003, pp. 1-10, Geneva, Switzerland. |
Fairchild Semiconductor, 500W Power-Factor-Corrected (PFC) Converter Design with FAN4810, Application Note 6004, Rev. 1.0.1, Oct. 31, 2003, pp. 1-14, San Jose, CA, USA. |
Fairfield Semiconductor, Power Factor Correction (PFC) Basics, Application Note 42047, Rev. 0.9.0, Aug. 19, 2004, pp. 1-11, San Jose, CA, USA. |
Fairchild Semiconductor, Design of Power Factor Correction Circuit Using FAN7527B, Application Note AN4121, Rev. 1.0.1, May 30, 2002, pp. 1-12, San Jose, CA, USA. |
Fairchild Semiconductor, Low Start-Up Current PFC/PWM Controller Combos FAN4800, Rev. 1.0.6, Nov. 2006, pp. 1-20, San Jose, CA, USA. |
Prodic, Aleksander, Compensator Design and Stability Assessment for Fast Voltage Loops of Power Factor Correction Rectifiers, IEEE Transactions on Power Electronics, vol. 22, Issue 5, Sep. 2007, pp. 1719-1730, Toronto, Canada. |
Fairchild Semiconductor, ZVS Average Current PFC Controller FAN 4822, Rev. 1.0.1, Aug. 10, 2001, pp. 1-10, San Jose, CA, USA. |
Prodic, et al, Dead-Zone Digital Controller for Improved Dynamic Response of Power Factor Preregulators, Applied Power Electronics Conference and Exposition, 2003, vol. 1, pp. 382-388, Boulder CA, USA. |
Philips Semiconductors, 90W Resonant SMPS with TEA1610 Swing Chip, Application Note AN99011, Sep. 14, 1999, pp. 1-28, The Netherlands. |
Stmicroelectronics, Advanced Transition-Mode PFC Controller L6563 and L6563A, Mar. 2007, pp. 1-40, Geneva, Switzerland. |
On Semiconductor, Power Factor Controller for Compact and Robust, Continuous Conduction Mode Pre-Converters, NCP1654, Mar. 2007, Rev. Po, pp. 1-10, Denver, CO, USA. |
Fairchild Semicondctor, Simple Ballast Controller, KA7541, Rev. 1.0.3, Sep. 27, 2001, pp. 1-14, San Jose, CA, USA. |
Fairchild Semiconductor, Power Factor Controller, ML4812, Rev. 1.0.4, May 31, 2001, pp. 1-18, San Jose, CA, USA. |
Prodic, et al, Digital Controller for High-Frequency Rectifiers with Power Factor Correction Suitable for On-Chip Implementation, Power Conversion Conference—Nagoya, 2007. PCC '07, Apr. 2-5, 2007, pp. 1527-1531, Toronto, Canada. |
Freescale Semiconductor, Dimmable Light Ballast with Power Factor Correction, Designer Reference Manual, DRM067, Rev. 1, Dec. 2005, M68HC08 Microcontrollers, pp. 1-72, Chandler, AZ, USA. |
Freescale Semiconductor, Design of Indirect Power Factor Correction Using 56F800/E, Freescale Semiconductor Application Note, AN1965, Rev. 1, Jul. 2005, pp. 1-20, Chandler, AZ, USA. |
Freescale Semiconductor, Implementing PFC Average Current Mode Control using the MC9S12E128, Application Note AN3052, Addendum to Reference Design Manual DRM064, Rev. 0, Nov. 2005, pp. 1-8, Chandler, AZ, USA. |
Hirota, et al, Analysis of Single Switch Delta-Sigma Modulated Pulse Space Modulation PFC Converter Effectively Using Switching Power Device, Power Electronics Specialists Conference, 2002. pesc 02. 2002 IEEE 33rd Annual, vol. 2, pp. 682-686, Hyogo Japan. |
Madigan, et al, Integrated High-Quality Rectifier-Regulators, Industrial Electronics, IEEE Transactions, vol. 46, Issue 4, pp. 749-758, Aug. 1999, Cary, NC, USA. |
Renesas, Renesas Technology Releases Industry's First Critical-Conduction-Mode Power Factor Correction Control IC Implementing Interleaved Operations, R2A20112, pp. 1-4, Dec. 18, 2006, Tokyo, Japan. |
Renesas, PFC Control IC R2A20111 Evaluation Board, Application Note R2A20111 Evb, all pages, Feb. 2007, Rev. 1.0, pp. 1-39, Tokyo, Japan. |
Miwa, et al, High Efficiency Power Factor Correction Using Interleaving Techniques, Applied Power Electronics Conference and Exposition, 1992. APEC '92. Conference Proceedings 1992., Seventh Annual, Feb. 23-27, 1992, pp. 557-568, MIT, Cambridge, MA, USA. |
Noon, Jim, High Performance Power Factor Preregulator UC3855A/B, Texas Instruments Application Report, SLUA146A, May 1996—Revised Apr. 2004, pp. 1-35, Dallas TX, USA. |
NXP Semiconductors, TEA1750, GreenChip III SMPS Control IC Product Data Sheet, Rev.01, Apr. 6, 2007, pp. 1-29, Eindhoven, The Netherlands. |
Turchi, Joel, Power Factor Correction Stages Operating in Critical Conduction Mode, on Semiconductor, Application Note AND8123/D, Sep. 2003—Rev. 1 , pp. 1-20, Denver, CO, USA. |
On Semiconductor, GreenLine Compact Power Factor Controller: Innovative Circuit for Cost Effective Solutions, MC33260, Semiconductor Components Industries, Sep. 2005—Rev. 9, pp. 1-22, Denver, CO, USA. |
On Semiconductor, Enhanced, High Voltage and Efficient Standby Mode, Power Factor Controller, NCP1605, Feb. 2007, Rev. 1, pp. 1-32, Denver, CO, USA. |
On Semiconductor, Cost Effective Power Factor Controller, NCP1606, Mar. 2007, Rev. 3, pp. 1-22, Denver, CO, USA. |
Renesas, Power Factor Correction Controller IC, HA16174P/FP, Rev. 1.0, Jan. 6, 2006, pp. 1-38, Tokyo, Japan. |
Seidel, et al, A Practical Comparison Among High-Power-Factor Electronic Ballasts with Similar Ideas, IEEE Transactions on Industry Applications, vol. 41, No. 6, Nov./Dec. 2005, pp. 1574-1583, Santa Maria, Brazil. |
Stmicroelectronics, Electronic Ballast with PFC using L6574 and L6561, Application Note AN993, May 2004, pp. 1-20, Geneva, Switzerland. |
Su, et al, Ultra Fast Fixed-Frequency Hysteretic Buck Converter with Maximum Charging Current Control and Adaptive Delay Compensation for DVS Applications, IEEE Journal of Solid-State Circuits, vol. 43, No. 4, Apr. 2008, pp. 815-822, Hong Kong University of Science and Technology, Hong Kong, China. |
Wong, et al, “Steady State Analysis of Hysteretic Control Buck Converters”, 2008 13th International Power Electronics and Motion Control Conference (EPE-PEMC 2008), pp. 400-404, 2008, National Semiconductor Corporation, Power Management Design Center, Hong Kong, China. |
Zhao, et al, Steady-State and Dynamic Analysis of a Buck Converter Using a Hysteretic PWM Control, 2004 35th Annual IEEE Power Electronics Specialists Conference, pp. 3654-3658, Department of Electrical & Electronic Engineering, Oita University, 2004, Oita, Japan. |
Non-Final Office Action mailed on Nov. 29, 2012 in the parent U.S. Appl. No. 12/650,547, 6 pgs. |
Response to Non-Final Office Action dated Nov. 29, 2012, as filed in the parent U.S. Appl. No. 12/650,547 on Mar. 28, 2013, 9 pgs. |
Notice of Allowance mailed on May 24, 2013 in the parent U.S. Appl. No. 12/650,547, 7 pgs. |
Number | Date | Country | |
---|---|---|---|
Parent | 12650547 | Dec 2009 | US |
Child | 13926298 | US |