The present invention relates to a scheme for canceling a common mode voltage generated in power conversion based on a switching operation of a power conversion device such as a power semiconductor element represented by an inverter.
For example, in a power conversion device such as a voltage type PWM inverter which controls an operation with a motor being defined as a load, a carrier frequency of the voltage type PWM inverter has recently been increased with expansion of applications and improvement in characteristics of a power semiconductor element.
With increase in frequency of such a voltage type PWM inverter, electromagnetic interference (EMI) caused by the voltage type PWM inverter has posed a serious problem.
The cause of electromagnetic interference by the voltage type PWM inverter mainly resides in a current which flows through a ground line.
In this connection, Japanese Patent Laying-Open No. 10-94244 has proposed a scheme for lowering a leakage current by suppressing a common mode voltage output from the inverter by using an active element.
PTD 1: Japanese Patent Laying-Open No. 10-94244
The technique described in the publication, however, achieves suppression by setting a common mode voltage output from the inverter to 0, and hence a very large common mode transformer is required. Therefore, a circuit scale has been large and reduction in size has been difficult.
The present invention was made to solve the problem as above, and an object is to provide a power conversion device which is capable of achieving reduction in size based on reduction in scale of a circuit.
A power conversion device which converts electric power by having a power semiconductor element perform a switching operation according to one aspect of the present invention includes voltage detection means for detecting a common mode voltage generated in the switching operation of the power semiconductor element, a voltage control power supply which generates a voltage which is opposite in polarity to and as high as the common mode voltage with a circuit which amplifies power of the common mode voltage detected by the voltage detection means, and voltage superimposition means for canceling the common mode voltage not lower than a switching frequency generated in the switching operation of the power semiconductor element, by superimposing the voltage generated by the voltage control power supply on an output from the power conversion device.
Preferably, the voltage superimposition means includes a common mode transformer having a multiwinding and a capacitor. A resonance frequency based on the common mode transformer and the capacitor of the voltage superimposition means is set to be between a zero-phase voltage frequency of the power semiconductor element and the switching frequency.
Preferably, the power conversion device further includes remaining voltage detection means for detecting the common mode voltage of the power conversion device and the voltage control power supply superimposed by the voltage superimposition means. The voltage superimposition means adds the common mode voltage detected by the remaining voltage detection means and superimposes the common mode voltage on the output from the power conversion device.
Preferably, an operational amplifier which performs inverting amplification based on comparison between the common mode voltage detected by the remaining voltage detection means and a zero-phase voltage of the common mode voltage and adjusts the voltage that is added is further included.
The power conversion device according to the present invention can be reduced in size based on reduction in scale of a circuit.
The present embodiment will be described in detail with reference to the drawings. The same or corresponding elements in the drawings have the same reference characters allotted and description thereof will not be repeated.
An embodiment of the present invention will be described below with reference to the drawings.
Referring to
Power conversion device 2 includes a voltage type PWM inverter 4 and a common mode suppression circuit 7 which suppresses a common mode voltage.
Voltage type PWM inverter 4 (which is also simply referred to as an inverter) is connected to a direct-current power supply 3 and converts this direct-current voltage into a three-phase alternating-current voltage through a switching operation of a power semiconductor element (such as an IGBT or SiC).
The alternating-current voltage resulting from conversion by inverter 4 is connected to induction motor (motor) 6 through a three-phase cable 5 and a frame of induction motor 6 is connected to a ground voltage GND through a ground line.
Common mode suppression circuit 7 is provided between inverter 4 and induction motor (motor) 6.
Common mode suppression circuit 7 includes a capacitor group 8 star-connected to three-phase alternating-current output ends of inverter 4 and detecting a common mode voltage, a push-pull emitter follower circuit 9 implemented by complementary transistors which amplify power of the common mode voltage obtained from a neutral point thereof, a common mode transformer 11 which has a primary side coil receiving an output from emitter follower circuit 9 and having a secondary side coil provided in three-phase cable 5, and a capacitor 10 connected in series to the primary side coil of common mode transformer 11.
Common mode suppression circuit 7 is connected to direct-current power supply 3 which is an input side of inverter 4 as a driving power supply.
Emitter follower circuit 9 includes bipolar transistors Tr1 and Tr2 connected in series to direct-current power supply 3 and having their gates connected to capacitor group 8.
Emitter follower circuit 9 desirably has high responsiveness and low output impedance characteristics which allow a faithful output of a common mode voltage of inverter 4.
Emitter follower circuit 9 implements a voltage control power supply which amplifies power of a detected common mode voltage and generates a voltage which is opposite in polarity to and as high as the common mode voltage.
A capacitor comparable in output capacity to the power semiconductor element of inverter 4 is desirably employed as a capacitor in capacitor group 8.
Since emitter follower circuit 9 is sufficiently high in input impedance, it can sufficiently accurately detect a common mode voltage of inverter 4 even when it is implemented by a capacitor of a small capacity.
Since emitter follower circuit 9 is sufficiently low in output impedance, an excitation current Im of common mode transformer 11 is supplied only from emitter follower circuit 9.
Since a high power supply voltage is obtained from the input side of inverter 4 as the driving power supply for common mode suppression circuit 7, a winding of which turn ratio between the primary side and the secondary side of common mode transformer 11 is 1:1 is employed.
A scheme of suppression of a common mode voltage will now be described.
As shown in
Voltage Vinv represents a common mode voltage output from the inverter. A current Im represents an excitation current for the common mode transformer. A current Ic represents a common mode current which flows through the motor. A voltage Vo represents a common mode voltage after the common mode voltage is suppressed.
When one phase of inverter 4 makes switching, common mode voltage Vinv output from inverter 4 is varied stepwise.
Common mode transformer 11 connected to an output end of emitter follower circuit 9 is expressed only by excitation inductance Lm with a leakage inductance being ignored. A capacitance C4 of capacitor 10 is shown.
Each time inverter 4 is switched, an output zero-phase voltage from inverter 4, that is, a common mode voltage, is varied stepwise. Thus, common mode current IC flows to a ground line through the stray capacitance between the winding of induction motor (motor) 6 and the frame.
Common mode voltage Vinv contains a zero-phase voltage component Vlow and a voltage Vhi which is a component not lower than a switching frequency.
A value for capacitance C4 of capacitor 10 is set such that a resonance frequency of excitation inductance Lm and capacitance C4 is between a zero-phase voltage frequency and the switching frequency.
In this case, a voltage Vt to be superimposed on the common mode voltage in accordance with excitation inductance Lm is shown in the following expression 1.
Vt=Vhi (Expression 1)
A voltage Vcap produced in capacitor 10 is shown in the following expression 2 based on zero-phase voltage component Vlow.
Vcap=Vlow (Expression 2)
Common mode voltage Vinv output from the inverter is shown in the following expression 3.
Vinc=Vc (Expression 3)
Voltage Vcap satisfies relation in the following expression 4.
Vcap=Vc−Vt (Expression 4)
The common mode voltage further satisfies relation in the following expression 5.
Vo=Vinv−Vt (Expression 5)
The following relation is satisfied based on the expressions 2, 4, and 5.
Vo=Vcap=Vlow
With the expression, a component not lower than the switching frequency of common mode voltage Vo is canceled and the zero-phase voltage component thereof remains.
Therefore, with the scheme according to the first embodiment, the common mode voltage output from the inverter contains the zero-phase voltage component low in frequency. The zero-phase voltage component low in frequency hardly affects electromagnetic interference.
The conventional scheme has required a very large common mode transformer in order to suppress to 0, also such a zero-phase voltage component low in frequency.
According to the configuration based on the present first embodiment, the common mode voltage not lower than the switching frequency is canceled by applying only a component not lower than the switching frequency to common mode transformer 11. Therefore, electromagnetic interference caused by the voltage type PWM inverter in a high-frequency band can be suppressed.
Since the configuration based on the present first embodiment applies only a component not lower than the switching frequency to common mode transformer 11, the common mode transformer itself can be reduced in size. According to the configuration, the power conversion device can be reduced in size based on reduction in scale of a circuit.
In the first embodiment, an ideal example in which voltage control power supply A is ideal and the common mode transformer is free from a leakage inductance is described.
Actually, however, voltage control power supply A produces strain and the common mode transformer suffers from non-linearity due to a leakage inductance, a stray capacitance, or a core material.
Therefore, it may be difficult to completely suppress a component not lower than the switching frequency of the common mode voltage.
In the present second embodiment, a scheme for more accurately lowering a common mode voltage is described.
Specifically, a feedback control scheme in which a remaining common mode voltage not lower than a switching frequency component is detected, amplified, and added on a negative side of the common mode transformer is adopted. The common mode voltage can thus further be lowered.
Referring to
Power conversion device 2# is different from power conversion device 2 in that common mode suppression circuit 7 is replaced with a common mode suppression circuit 7#. Since the configuration is otherwise the same, detailed description thereof will not be repeated.
As compared with common mode suppression circuit 7, common mode suppression circuit 7# further includes a capacitor group 8# star-connected to three-phase cable 5 between common mode transformer 11 and induction motor 6 and detecting a remaining common mode voltage, an operational amplifier OP, resistances R0 and R1, a push-pull emitter follower circuit 9# implemented by complementary transistors which amplify power, capacitors 10A and 10B, and direct-current power supplies 3A and 3B.
Emitter follower circuit 9# includes bipolar transistors Tr3 and Tr4 connected in series to direct-current power supply 3 and having their gates connected to an output of operational amplifier OP.
A primary side coil of common mode transformer 11 is provided between a node of connection between bipolar transistors Tr1 and Tr2 and a node of connection between bipolar transistors Tr3 and Tr4.
Capacitors 10A and 10B are connected in series to direct-current power supply 3 and has a connection node NA connected to an input on one side (a + side) of operational amplifier OP. Connection node NA is connected also to a node of connection between direct-current power supplies 3A and 3B.
Operational amplifier OP has an input on the other side (a − side) connected to capacitor group 8# with resistance R1 being interposed. Resistance R0 is provided between the input on the other side (the − side) of operational amplifier OP and an output of emitter follower circuit 9#.
A current which flows in a circuit around voltage control power supply A # will be described with reference to
Since resistance R0 is high in resistance, a current I4 is sufficiently lower than Im.
Therefore, excitation current Im of the common mode transformer flows to emitter follower circuit 9#.
A current I5 which flows to emitter follower circuit 9# satisfies the following expression 6.
I5=Im/hfe (Expression 6)
Since currents I4 and I2 are sufficiently lower than current I5, the following expression 7 is satisfied based on the Kirchhoff's current law.
I3=I5=Im/hfe (Expression 7)
In
As shown in
Though such a scheme that the circuit described with reference to
Voltage control power supply A # having a gain G is added to the equivalent circuit in
The deformed expression 4 described with reference to
Vt=Vc−Vcap (Expression 8)
In the equivalent circuit, relation in the following expression 9 is satisfied in accordance with an output Vce from voltage control power supply A #.
Vt=Vc+Vce−Vcap (Expression 9)
Output Vce from voltage control power supply A # serves as a voltage which compensates for an error voltage which is not completely canceled only through feed word control.
Since most of a common mode voltage is compensated for by voltage Vc, voltage Vce is sufficiently smaller in amplitude than voltage Vc. Therefore, influence by voltage Vce is ignorable and excitation current Im is mainly defined by voltage Vc.
Therefore, when capacitance C4 is set such that a resonance frequency of excitation inductance Lm and capacitance C4 is between a zero-phase voltage frequency and a switching frequency, the following expression 10 is satisfied as described with reference to
Vcap=Vlow (Expression 10)
An input Ve to voltage control power supply A # is shown in the following expression 11.
Ve=Vo−Vcap (Expression 11)
According to the expression 10, Ve is represented a result of subtraction of a zero-phase voltage component from common mode voltage Vo.
For voltage control power supply A #, Ve represents in the following expression 12.
Vce=GVe (Expression 12)
When gain G is sufficiently high, Ve is 0 owing to imaginary short-circuiting.
Therefore, the following expression 13 is satisfied.
Vo=Vcap=Vlow (Expression 13)
Vce is equal to an error voltage.
Only the zero-phase voltage component remains in common mode voltage Vo.
Voltage control power supply A # operates with the zero-phase voltage component being defined as the reference potential, and it receives an input and provides an output of only a remaining component small in amplitude.
With this resonance circuit, a midpoint between power supplies and a potential at node NA which is an amplification reference point of the operational amplifier is equal to a zero-phase voltage of the inverter.
The remaining common mode voltage detected by capacitor group 8# (C6 to C8) is subjected to inverting amplification by operational amplifier OP and added to common mode transformer 11.
Through these operations, feedback control is carried out such that the common mode voltage applied to the load of the inverter is equal to the zero-phase voltage of the inverter, and only the component not lower than the switching frequency of the common mode voltage output from the inverter is canceled.
By setting the operation reference point (ground) of the operational amplifier used for feedback control to the zero-phase voltage of the common mode voltage output from the inverter, a fast and inexpensive operational amplifier low in withstand voltage can be employed.
As shown in
In such a configuration as well, no current flows to an input terminal of voltage control power supply A # and hence excitation current Im of the common mode transformer flows to capacitors 10A and 10B.
By setting resistance R1 to several kΩ or higher, a current I2 is sufficiently lower than current Im, and hence the following expression is satisfied based on the Kirchhoff s current law.
I3=Im (Expression 14)
Based on comparison with the circuit configuration in
Evaluation of characteristics of attenuation of a common mode voltage of the inverter in the first and second embodiments will be described.
A power supply voltage of the inverter was set to 200 V and a switching frequency thereof was set to 100 kHz. A sinusoidal wave of 50 Hz having a modulation factor of 0.6 was defined as an output of the inverter.
Induction motor (motor) 6 was not connected and a state without a load was set.
A neutral point of the power supply of the inverter is set to the reference potential.
As shown in the configuration, the amplitude of 200 V shown in
A component which is an integral multiple of a switching frequency of 100 kHz appears.
As shown in
In the configuration in the second embodiment, an amount of attenuation was 53 dB at 100 kHz. An amount of attenuation was 5 dB at 8 Mhz.
Therefore, the configuration in the second embodiment is greater in amount of attenuation.
As is clear from the figure, it can be seen that the common mode suppression circuit based on the present first and second embodiments are very effective for suppression of a common mode voltage and consequent lowering in common mode current.
It should be understood that the embodiments disclosed herein are illustrative and non-restrictive in every respect. The scope of the present invention is defined by the terms of the claims, rather than the description above, and is intended to include any modifications within the scope and meaning equivalent to the terms of the claims.
Though application of the power conversion device including the voltage type PWM inverter according to the present invention to the motor control system which operates the induction motor has been described, the power conversion device is also similarly applicable to other power conversion devices which generate a common mode voltage in switching of a power semiconductor element, such as a DC-DC converter.
1, 1# motor control system; 2, 2# power conversion device; 3, 3A, 3B direct-current power supply; 4 inverter; 5 three-phase cable; 6 induction motor; 7, 7# common mode suppression circuit; 8, 8# capacitor group; 9, 9# emitter follower circuit; 10, 10A, 10B capacitor; and 11 common mode transformer
Number | Date | Country | Kind |
---|---|---|---|
2015-218306 | Nov 2015 | JP | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2016/081892 | 10/27/2016 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2017/077939 | 5/11/2017 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4560851 | Tsukamoto | Dec 1985 | A |
5831842 | Ogasawara | Nov 1998 | A |
6134126 | Ikekame | Oct 2000 | A |
9130542 | Ishihara | Sep 2015 | B1 |
9450512 | Bremicker | Sep 2016 | B2 |
20010045863 | Pelly | Nov 2001 | A1 |
20020075702 | Igarashi | Jun 2002 | A1 |
20040004514 | Pelly | Jan 2004 | A1 |
20060227483 | Akagi | Oct 2006 | A1 |
20080272115 | Suenaga | Nov 2008 | A1 |
20090174350 | Kuroda | Jul 2009 | A1 |
20100148740 | Saitoh | Jun 2010 | A1 |
20110103106 | Sato | May 2011 | A1 |
20110170322 | Sato | Jul 2011 | A1 |
20120068655 | Inuduka | Mar 2012 | A1 |
20120200171 | Sato | Aug 2012 | A1 |
20130147419 | Sakai | Jun 2013 | A1 |
20140140112 | Zhou | May 2014 | A1 |
20140361792 | Nakamura | Dec 2014 | A1 |
20150003124 | Sakai | Jan 2015 | A1 |
Number | Date | Country |
---|---|---|
0 809 346 | Nov 1997 | EP |
10-94244 | Apr 1998 | JP |
2000-201044 | Jul 2000 | JP |
WO 2008088040 | Jul 2008 | WO |
Entry |
---|
International Search Report dated Dec. 13, 2016 in PCT/JP2016/081892 filed Oct. 27, 2016. |
Office Action dated Dec. 4, 2018 in corresponding Japanese Patent Application No. 2017-548732 (with English Translation), 8 pages. |
Office Action dated Dec. 5, 2018 in corresponding Canadian Patent Application No. 3,001,121, 4 pages. |
Office Action dated May 16, 2019 in Korean Patent Application No. 10-2018-7012198 (with unedited computer generated English translation). |
Extended European Search Report dated Jun. 13, 2019 in Patent Application No. 16862000.3, 7 pages. |
Office Action dated Nov. 22, 2019, in Korean Patent Application No. 10-2018-7012198, with English-language Translation. |
Office Action dated Dec. 18, 2019, in Indian Patent Application No. 201817013926, with English-language Translation. |
Office Action dated Aug. 21, 2019, in Canadian Patent Application No. 3,001,121. |
Office Action dated Aug. 28, 2019, in Chinese Patent Application No. 201680064209.1 w/English-language Translation. |
Number | Date | Country | |
---|---|---|---|
20180278176 A1 | Sep 2018 | US |