Power converter for a memory module

Information

  • Patent Grant
  • 9627028
  • Patent Number
    9,627,028
  • Date Filed
    Tuesday, September 2, 2014
    9 years ago
  • Date Issued
    Tuesday, April 18, 2017
    7 years ago
Abstract
An apparatus including a memory module and power converter and method of operating the same. In one embodiment, the apparatus includes a memory module, located on a circuit board, configured to operate from a first voltage and a second voltage being a multiple of the first voltage. The apparatus also includes a power converter employing a switched-capacitor power train, located on the circuit board, configured to provide the second voltage for the memory module from the first voltage.
Description
TECHNICAL FIELD

The present invention is directed, in general, to power electronics and, more specifically, to a power converter for a memory module and method of operating the same.


BACKGROUND

A switch-mode power converter (also referred to as a “power converter” or “regulator”) is a power supply or power processing circuit that converts an input voltage waveform into a specified output voltage waveform. DC-DC power converters convert a dc input voltage into a dc output voltage. Controllers associated with the power converters manage an operation thereof by controlling the conduction periods of power switches employed therein. Controllers generally control a power switch of the power converter to enable its power conversion function. Controllers may be coupled between an input and output of the power converter in a feedback loop configuration (also referred to as a “control loop” or “closed control loop”) to regulate an output characteristic (e.g., an output voltage, an output current, or a combination of an output voltage and an output current) of the power converter.


In an exemplary application, the power converter has the capability to convert an input voltage (e.g., 2.5 volts) supplied by an input voltage source to a lower, output voltage (e.g., 1.25 volts) to power a load. To provide the voltage conversion functions, the power converter includes active power switches such as metal-oxide semiconductor field-effect transistors (“MOSFETs”) that are coupled to the input voltage source and periodically switch the active power switches at a switching frequency “fs” that may be on the order of one megahertz (“MHz”) or greater.


In typical applications of dc-dc power converters, power conversion efficiency is an important parameter that directly affects the physical size of the end product, its cost and market acceptance. The active power switches that are either fully on with low forward voltage drop or fully off with minimal leakage current provide a recognized advantage for power conversion efficiency in comparison with previous designs that utilized a dissipative “pass” transistor to regulate an output characteristic or a passive diode to provide a rectification function. Previous designs using pass transistors and passive diodes produced operating power conversion efficiencies of roughly 40-70% in many applications. The use of active power switches in many recent power converter designs, particularly as synchronous rectifiers for low output voltages, has increased operating efficiency at full rated load to 90% or more.


Functional electronic plug-in modules such as single- and dual-in-line memory modules (“SIMMs” and“DIMMs”) are commonly used to combine a number of chips, such as digital random-access memory (“DRAM”), to form a functional unit such as a memory module in common electronic applications. The standardized physical dimension (height, length and width) and the limited power handling capability of a memory module such as a DIMM card has thus far prohibited the placement of any power handling or conditioning supply on the DIMM card. Therefore, the memory modules such as DIMM cards reside on a motherboard, each with a DIMM card-to-motherboard connector therebetween. This design has several drawbacks including power losses associated with the connector due to high currents conducted through the connector at low voltages. Another drawback is the additional cost resulting from the need to pre-populate the motherboard with a power converter with a sufficient power rating to provide power for the maximum amount of memory that may be installed in an electronic system (e.g., computer) employing the same. The result is the inefficient deployment and utilization of power conversion resources, which has presented a long-standing and unaddressed industry need.


Thus, the problem of providing power for a plug-in module such as a DIMM card with efficient utilization of material and energy resources still remains an unresolved issue. Accordingly, what is needed in the art is a power converter and related method to provide a substantially regulated voltage for a module such as a DIMM card that overcomes deficiencies in the prior art.


SUMMARY OF THE INVENTION

These and other problems are generally solved or circumvented, and technical advantages are generally achieved, by advantageous embodiments of the present invention, including an apparatus including a memory module and power converter, and method of operating the same. In one embodiment, the apparatus (e.g., a DIMM) includes a memory module (e.g., a DRAM module), located on a circuit board, configured to operate from a first voltage and a second voltage being a multiple of the first voltage. The apparatus also includes a power converter employing a switched-capacitor power train, located on the circuit board, configured to provide the second voltage for the memory module from the first voltage.


The foregoing has outlined rather broadly the features and technical advantages of the present invention in order that the detailed description of the invention that follows may be better understood. Additional features and advantages of the invention will be described hereinafter which form the subject of the claims of the invention. It should be appreciated by those skilled in the art that the conception and specific embodiment disclosed may be readily utilized as a basis for modifying or designing other structures or processes for carrying out the same purposes of the present invention. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the invention as set forth in the appended claims.





BRIEF DESCRIPTION OF THE DRAWINGS

For a more complete understanding of the present invention, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:



FIGS. 1A and 1B illustrate schematic diagrams of embodiments of circuits to produce a voltage for a DIMM of a multiple of a voltage of a voltage source;



FIGS. 2 to 4 illustrate schematic diagrams of embodiments of power converters (or portions thereof) constructed according to the principles of the present invention;



FIG. 5 illustrates a block diagram of an embodiment of a power converter coupled to a DRAM module in accordance with the principles of the present invention;



FIG. 6 illustrates a side view of an embodiment of a DIMM constructed according to the principles of the present invention;



FIGS. 7A and 7B illustrate bottom and side views, respectively, of an embodiment of a power converter constructed according to the principles of the present invention;



FIG. 8 illustrates a plan-view drawing of a DIMM circuit board showing placement and interconnection of a bias voltage generator with a plurality of memory modules, constructed according to the principles of the present invention; and



FIG. 9 illustrates an isometric view of an embodiment of a DIMM coupled to a connector located on motherboard of an electronic system in accordance with the principles of the present invention.





Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated, and may not be redescribed in the interest of brevity after the first instance. The FIGUREs are drawn to illustrate clearly the relevant aspects of exemplary embodiments.


DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS

The making and using of the presently exemplary embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.


The present invention will be described with respect to exemplary embodiments in a specific context, namely, a power converter including a switched-capacitor power train configured to produce a bias voltage for a plug-in module such as a DIMM card that is a fractional or integer multiple of an input voltage thereto and methods of operating or forming the same. While the principles of the present invention will be described in the environment of a power converter, any application that may benefit from power conversion, such as a power amplifier, including a power converter including a switched-capacitor power train configured to provide an output voltage that is a fractional or integer multiple of an input voltage thereto is well within the broad scope of the present invention.


As described previously hereinabove, the standardized physical dimensions (height, length and width) and the limited power handling capability of a DIMM card has prohibited the placement of a power handling or conditioning supply on the DIMM card. As a result, power converters for modules such as DIMM cards reside on a motherboard, each with a DIMM card-to-motherboard connector therebetween that conducts high levels of current. Although the focus of the description hereinbelow will be on DIMMs, other circuit configurations such as SIMMs and other functional modules are well within the broad scope of the present invention.


Inefficiencies in the use of power conversion resources can be greatly reduced if the installed power handling capability for a functional module such as a DIMM is scaled to suit each individual module and placed thereabout or on each card. In this way, each time a new module (e.g., in the form of a card) is added to the system the cost of power processing is only increased incrementally based on the number of modules actually installed, and not on anticipation of fully populating all the module sockets. Locating power conversion resources, for example, on DIMM cards, means that power may be passed through the DIMM card-to-motherboard connector at higher voltages. The result of locating power conversion resources on the DIMMs reduces the current draw through the connector as well as reduces power loss associated with connector and trace resistances. The number of contact pins in the connector may also be reduced. Therefore, it is advantageous to place a physically and thermally compatible power-handling device on the DIMM to answer this long-standing market need.


A module such as a DIMM card formed with DRAM modules employs a primary power bus with a primary power bus voltage VDDQ at a nominal voltage such as 3.3 volts (“V”) and a second power bus with a second power bus voltage VTT at a multiple (e.g., one-half or thereabout) of and continuously tracks the primary power bus voltage VDDQ (e.g., VTT=VDDQ/2). The second power bus is used as a source for address and data bus matching in the DRAM modules. The second power bus should be properly terminated with a line-matching resistance, which is necessary to substantially prevent reflections that can corrupt data transfers on data and address lines of the DRAM modules. Creating the second power bus voltage using a traditional resistor-divider network or a three-terminal regulator results in a high level of power dissipation, which may be a problematic design issue in modern high-density memory systems.


Turning now to FIGS. 1A and 1B, illustrated are schematic diagrams of embodiments of circuits to produce a voltage for a DIMM of a multiple (e.g., about one-half) of a voltage of a voltage source. Beginning with FIG. 1A, the circuit includes a resistor-divider network (a voltage divider) formed with first and second series-coupled resistors R1, R2 between a primary power bus with a primary power bus voltage VDDQ and a local circuit ground GND. The first and second resistors R1, R2 are of substantially equal resistance to produce a second power bus with a second power bus voltage VTT that is equal to about one-half the primary power bus voltage VDDQ.


To reduce a level of power dissipated by the voltage divider, high values of resistance are typically employed. However, practical considerations such as load currents applied to the voltage divider by a controller limit a maximum value of resistance that may be used therein. This problem is particularly acute in low-power power converters that have a very small budget for internal power dissipation. As is generally understood in the art, a voltage divider that produces an output voltage that is equal to one-half an input voltage as a limiting power conversion efficiency of 50 percent (“%”) is generally unacceptable from a thermal perspective for mounting the voltage divider on a module such as a DIMM.


Turning now to FIG. 1B, illustrated is a circuit arrangement that employs a three-terminal regulator TTR to produce the second power bus voltage VTT. A three-terminal regulator TTR also exhibits a limiting power conversion efficiency of 50%, which also generally prevents its use on a DIMM.


As introduced herein, a power converter mounted on (or proximate) a plug-in module such as a DIMM card is constructed with a switched-capacitor power train that meets the physical constraints defined by DIMM-card standards. The switched-capacitor power train replaces a conventional voltage source such as a dissipative resistor-divider network, a linear voltage regulator, or a switched-mode power converter.


Turning now to FIGS. 2 to 4, illustrated are schematic diagrams of embodiments of power converters (or portions thereof) constructed according to the principles of the present invention. The power converter of FIG. 2 is a switched-capacitor power converter (e.g., a switched-capacitor dc-dc power converter) configured to convert a primary power bus voltage (also referred to as an input voltage with respect to the power converter or a first voltage) VDDQ from a dc input voltage source, represented by a battery, employing a multiple (e.g., one-half) to produce a second power bus voltage (also referred to as an output voltage with respect to the power converter or second voltage) VTT. The power converter employs first, second, third and fourth power switches Q1, Q2, Q3, Q4, a flying capacitor Cfly, an output capacitor Cout and a controller 210. The first, second, third and fourth DQ1, DQ2, DQ3, DQ4 represent body diodes of the first, second, third and fourth power switches Q1, Q2, Q3, Q4, respectively. The power converter illustrated in FIG. 2 and variations thereof, for example, as described by Xu, et al., in U.S. Patent Application Publication No. 2007/0296383, entitled “Non-Isolated Bus Converters with Voltage Divider Topology,” published Dec. 27, 2007, which is incorporated herein by reference, can be configured to provide high power conversion density and efficiency for an output voltage that is about one-half the input voltage.


The first power switch Q1 has a drain coupled to the input voltage source and a source coupled to a first node N1. The second power switch Q2 has a drain coupled to the first node N1 and a source coupled to an output node 201 to produce the output voltage VTT. The third power switch Q3 has a drain coupled to the output node 201 and a source coupled to a second node N2. The fourth power switch Q4 has a drain coupled to the second node N2 and a source coupled to local circuit ground (an output node 202). A flying capacitor Cfly is coupled between the first and second nodes N1, N2. The output voltage VTT is provided at the output nodes 201, 202.


During a first interval of a switching cycle, the first power switch Q1, (e.g., an n-channel metal oxide semiconductor field effect transistor (“MOSFET”)), is enabled to conduct by a controller 210 employing a gate-drive signal SDRV1, and conductivity of the second power switch Q2 is disabled by the controller 210 employing a gate-drive signal SDRV2. During the first interval of a switching cycle, the third power switch Q3, (e.g., also an n-channel metal oxide semiconductor field effect transistor (“MOSFET”)), is enabled to conduct by the controller 210 employing a gate-drive signal SDRV3, and conductivity of the fourth power switch Q4 is disabled by the controller 210 employing a gate-drive signal SDRV4. This switching action at switching frequency fs causes the top terminal of the flying capacitor Cfly to be coupled to the input voltage source, and the bottom terminal of the flying capacitor Cfly to be coupled through the third power switch Q3 to the top terminal of the output capacitor Cout. This causes the flying capacitor Cfly and the output capacitor Cout each to be charged in series to about one-half the input voltage VDDQ. The voltages produced across the flying and output capacitors Cout, Cfly will generally be almost, but not precisely equal.


During a complementary interval of the switching cycle, the second power switch Q2 is enabled to conduct by the controller 210 employing a gate-drive signal SDRV2, and the first power switch Q1 is transitioned to a nonconducting state by the controller 210 employing a gate-drive signal SDRV1. Additionally, the fourth power switch Q4 is enabled to conduct by the controller 210 employing a gate-drive signal SDRV4, and the third power switch Q3 is transitioned to a nonconducting state by the controller 210 employing a gate-drive signal SDRV3. Those skilled in the art should understand, however, that the conduction periods for the first and second power switches Q1, Q2, and the third and fourth power switches Q3, Q4 may be separated by a small time interval to avoid cross conduction therebetween and beneficially to reduce the switching losses associated with the power converter. This switching action causes the top terminal of flying capacitor Cfly to be coupled to the output capacitor Cout, and the bottom terminal of the flying capacitor Cfly to be coupled through the fourth power switch Q4 to the bottom terminal of the output capacitor Cout. This causes the flying capacitor Cfly and the output capacitor Cout to substantially equalize their voltages, again, at very nearly one-half the input voltage VDDQ. The flying capacitor Cfly typically discharges a small portion of its charge into the output capacitor Cout, which will be partially discharged by a load (not shown) coupled to the output terminals 201, 202.


The third and fourth power switches Q3, Q4, can be replaced with diodes D1, D2 with a loss in power conversion efficiency and with reduced accuracy with which the input voltage VDDQ is multiplied by a factor of one-half (or divided by a factor of two) to produce the output voltage VTT. In a preferred embodiment, active switches such as MOSFETs are employed for the power switches so that the accuracy with which the input voltage VDDQ is multiplied by the factor of one-half is preserved, and high power conversion efficiency is obtained. An optional capacitor Copt may be included in the power converter to provide a higher level of overall performance such as reduced output ripple voltage.


Portions of the power converter illustrated in FIG. 2 can be replicated to provide a higher voltage-multiplying factor, such as a voltage-multiplying factor of one-third, one-fourth or otherwise. Replication of portions of a switched-capacitor dc-dc power converter to provide a higher voltage-multiplying factor (or dividing factor depending on the perspective) are described by P. Chhawchharia, et al., in the paper entitled “On the Reduction of Component Count in Switched Capacitor DC/DC Converters,” PESC Record, Vol. 2, June 1997, pp. 1395-1401, which is incorporated herein by reference.


An exemplary power converter topology to provide a voltage-multiplying factor of one-fourth is illustrated in FIG. 3. The power converter (or portions thereof) illustrated in FIG. 3 is formed with eight NMOS MOSFETs, such as the NMOS MOSFET QA, and seven capacitors, such as the capacitor CA, all preferably substantially equal in capacitance. The power converter illustrated in FIG. 3 is similar to that of the power converter illustrated in FIG. 2, and will not be described further herein in the interest of brevity.


The controller 210 illustrated in FIG. 2 may be formed with a driver (e.g., a gate driver) to provide the gate-drive signals SDRV1, SDRV2, SDRV3, SDRV4 to control the respective conductivities of the first, second, third and fourth power switches Q1, Q2, Q3, Q4. There are a number of viable alternatives to implement a driver that include techniques to provide sufficient signal delays to prevent crosscurrents when controlling multiple power switches in the power converter. The driver typically includes switching circuitry incorporating a plurality of driver switches that cooperate to provide the drive signals SDRV1, SDRV2, SDRV3, SDRV4 to the first, second, third and fourth power switches Q1, Q2, Q3, Q4. Of course, any driver capable of providing the gate-drive signals SDRV1, SDRV2, SDRV3, SDRV4 to control power switches is well within the broad scope of the present invention. As an example, a driver is disclosed in U.S. Pat. No. 7,330,017, entitled “Driver for a Power Converter and a Method of Driving a Switch Thereof,” issued Feb. 12, 2008, and a power switch is disclosed in U.S. Pat. No. 7,230,302, entitled “Laterally Diffused Metal Oxide Semiconductor Device and Method of Forming the Same,” issued Jun. 12, 2007 and in U.S. Pat. No. 7,214,985, entitled “Integrated Circuit Incorporating Higher Voltage Devices and Low Voltage Devices Therein,” issued May 8, 2007, which are incorporated herein by reference.


It is recognized that a switched-capacitor dc-dc power converter does not precisely multiple an input voltage by a factor (e.g., an integer or a fraction) due to output ripple voltage and inherent losses in such circuits, which can reduce the average output voltage of the power converter. In general, the output voltage of a switched-capacitor dc-dc power converter decreases somewhat as the load on the power converter increases. The reduction in average output voltage due to output voltage ripple can be reduced by increasing the switching frequency of the power converter. Accordingly, the controller 210 of the power converter is coupled to an output characteristic (e.g., the output voltage VTT) of the power converter. The controller 210 of the power converter is also coupled to the input voltage VDDQ. The output voltage VTT and the input voltage VDDQ may be employed by the controller 210 to control the switching frequency fs of the power converter.


An approach to improve power conversion efficiency at low output currents, as described by X. Zhou, et al., in the paper entitled “Improved Light-Load Efficiency for Synchronous Rectifier Voltage Regulation Module,” IEEE Transactions on Power Electronics, Volume 15, Number 5, September 2000, pp. 826-834, which is incorporated herein by reference, utilizes duty cycle adjustments to adjust switching frequency or to disable a synchronous rectifier switch. A further approach, as described by M. E. Wilcox, et al. (“Wilcox”), in U.S. Pat. No. 6,580,258, entitled “Control Circuit and Method for Maintaining High Efficiency Over Broad Current Ranges in a Switching Regulator Circuit,” issued Jun. 17, 2003, which is incorporated herein by reference, generates a control signal to intermittently turn off one or more active power switches under light-load operating conditions when the output voltage of the power converter can be maintained at a regulated voltage by the charge on an output capacitor. Of course, when an output voltage from a power converter is temporarily discontinued, such as when the load coupled thereto is not performing an active function, the power converter can be disabled by an enable/disable signal, generated either at a system or manual level, which is a process commonly used, even in quite early power converter designs.


An example of portions of a controller employable in the controllers 210, 410 of FIGS. 2 and 4 is described by Demski, et al. A voltage-divider network (akin to multiplying by a fraction) is formed with resistors and a controller responsive to a ratio of an output voltage Vout (akin to the second power bus voltage or second voltage VTT) to an input voltage Vin (akin to the primary power bus voltage or first voltage VDDQ). The controller alters a switching frequency of the power converter in discrete steps to control an output voltage of the power converter. The replacement of a resistor-divider or dissipative regulator for the second power bus voltage VTT with a switched-capacitor dc-dc power converter is, in its purest form, lossless, while resistive or dissipative power conversion introduces a high level of power loss. Other power conversion methods are also dissipative to varying degrees. With proper design of capacitive circuit elements and choice of a switching frequency, a switched-capacitor dc-dc power converter for the second power bus voltage VTT is advantageously capable of reaching efficiency levels of 97% or greater, approaching the theoretical 100%, which cannot be achieved by conventional methods.


When the power levels and current draw of the DRAM modules (also referred to as DRAM(s), DRAM chip(s)) in a DIMM drop to very light levels below 20% of their full rated power, a light-load mode (“LLM”) of control (or operation) is implemented by sensing a current demand associated with the second power bus voltage VTT of the DRAM module and then switching the switched-capacitor dc-dc power converter to a lower operating frequency at these lighter loads. This reduces power losses and raises power conversion efficiency in the light-load mode of operation. In an alternative embodiment, the second power bus voltage VTT is sensed and the operating frequency is reduced to a level sufficient to maintain a desired level of the second power bus voltage VTT.


Regarding the power converter of FIG. 4, a switched-capacitor power converter (e.g., a switched-capacitor dc-dc power converter) produces a second power bus voltage (again also referred to as an output voltage with respect to the power converter or a second voltage) VTT that is a multiple, two, of the primary power bus voltage (also referred to as an input voltage with respect to the power converter or a first voltage) VDDQ. The power converter of FIG. 4 employs first and second diodes D1, D2 in a switched-current path to provide the output voltage Vout that is an approximate multiple of the input voltage Vin. A more precise integer multiple can be obtained by employing active power switches such as MOSFETs in place of the first and second diodes D1, D2. The switching action of the power converter illustrated in FIG. 4 is similar to that of the power converter of FIG. 2, and will not be described in more detail herein in the interest of brevity. Other power converter topologies may be constructed similar to that illustrated in FIG. 4 to provide a higher multiple, such as three, four, or more, of its input voltage VDDQ.


Since the switched-capacitor dc-dc power converters illustrated in FIGS. 2 to 4 are operated as unregulated open-loop power converters, voltage droop at a load coupled thereto is directly proportional to resistance of leads from the power converter to the load and to the output current. In a DIMM application, the use of a switched-capacitor dc-dc power converter that does not regulate its output voltage by varying a duty cycle of the active switches therein can be particularly advantageous if the power converter is placed on the DIMM card so that the voltage drop from the power converter to the DRAM module is less than, for example, 1% of the desired output voltage. Otherwise, a bit error rate increase and reduced DRAM speeds may occur. It is practically unworkable to achieve tight voltage accuracy of the unregulated second power bus voltage VTT if the power converter is placed off the DIMM card on the main motherboard since connector resistance between the DIMM card and the motherboard causes the voltage drop to exceed a tight tolerance.


Turning now to FIG. 5, illustrated is a block diagram of an embodiment of a power converter (e.g., a switched-capacitor dc-dc power converter and also referred to as a voltage generator) coupled to a DRAM module in accordance with the principles of the present invention. FIG. 5 shows the effect of resistance of a circuit path 502 that couples the output of the voltage generator to the input of a DRAM module. The resistance of the circuit path 502 produces a voltage drop proportional to the product of a current flowing in circuit path 502 and the resistance Rtrans of circuit path 502. The resistance Rtrans of circuit path 502 is unacceptably large when the voltage generator and the DRAM module are coupled by the combination of a connector and trace resistance. The resistance Rtrans of the circuit path 502 can be reduced to a practical level that avoids the need to regulate the output of the voltage generator if both the voltage generator and the DRAM module are proximate one another such as being co-located on the same DIMM.


To produce a DIMM that avoids the need to regulate the output of the voltage generator, copper pillars or bumps on a silicon die (embodying the voltage generator) are employed to mount the voltage generator to a leadframe such as the upper wiring layer of a printed circuit board. Wire-bond resistance is generally too high to meet voltage dropout specifications for a voltage generator that operates on an open-loop, unregulated basis. The voltage generator is centrally located in the DIMM (or DIMM card) to feed both right-hand and left-hand DRAM modules with substantially equal voltage drops to preserve equal memory read/write speeds. Such a physical arrangement eases resistance drop requirement to one-half the length of a DIMM. In an advantageous embodiment, path resistances between the voltage generator and the DRAM modules are proportioned and balanced (e.g., equal) according to respective current loads therein to produce substantially equal voltages at terminals of the DRAM modules.


Turning now to FIG. 6, illustrated is a side view of an embodiment of a DIMM constructed according to the principles of the present invention. The DIMM includes a power converter (e.g., a switched-capacitor dc-dc power converter and also referred to as a voltage generator) 605 that supplies a second power bus voltage VTT on circuit board traces 610, 615 (of a circuit board) to DRAM modules on the right side designated DRAM 2R, DRAM 1R and on the left side designated DRAM 2L, DRAM 1L. To preserve symmetrical speeds of each DRAM module, voltage drops between the voltage generator 605 and the DRAM modules should be substantially equal. Accordingly, the voltage generator 605 may be centrally located on the DIMM (or on the circuit board thereof), thereby reducing the resistance path via the circuit board traces 610, 615 to the DRAM modules to about one-half a length of the DIMM. In other words, the path resistances associated with the circuit board traces 610, 615 to ones of the DRAM modules is substantially balanced or equal. By forming circuit board traces with sufficient cross-sectional area and with resistances proportionately balanced, the voltage drop at nodes 620, 625 to the DRAM modules can be sufficiently small and balanced to avoid the need to separately regulate the second power bus voltage (also an output voltage with respect to the voltage generator 605 or a second voltage) VTT of the voltage generator 605.


The voltage generator 605 receives a primary power bus voltage (also an input voltage with respect to the voltage generator 605 or a first voltage) VDDQ from edge-connector contacts located near the voltage generator 605 such as an edge-connector contact 630 for the primary power bus voltage VDDQ and as edge-connector contact 635 for ground GND. The primary power bus voltage VDDQ to the voltage generator 605 is also coupled over traces 640, 650 with sufficient cross-sectional area that are proportioned and balanced (via resistances thereof) to the DRAM modules. The DRAM modules are typically supplied with substantially equal voltages. Thus, the DRAM modules are advantageously accurately powered from the primary power bus voltage VDDQ and the second power bus voltage VTT (about one-half of the primary power bus voltage VDDQ) from the voltage generator 605. The physical arrangement of the DIMM in conjunction with the architecture of the voltage generator 605 avoids the need for a long conductive powering path passing through the resistance of the edge connector that connects the DIMM to a conventional motherboard. In an alternative embodiment, the voltage generator 605 may produce a second power bus voltage VTT that is a multiple, such as two, of the primary power bus voltage VDDQ. For simplicity, the distribution of circuit ground voltage (“GND”) is not illustrated herein.


Turning now to FIGS. 7A and 7B, illustrated are bottom and side views, respectively, of an embodiment of a power converter (e.g., a switched-capacitor dc-dc power converter and also referred to as a voltage generator) constructed according to the principles of the present invention. A plurality of bumps (e.g., copper solder bumps) 705 are located on the bottom of the voltage generator (formed as an integrated circuit in a chip such as a silicon die) 710 to couple the same to a leadframe 715. The leadframe 715 can be upper traces of a printed circuit board or a separate leadframe employed for the voltage generator 710. The voltage generator 710 is preferably encapsulated in a molded plastic package 720.


Turning now to FIG. 8, illustrated is a side view of an embodiment of a DIMM constructed according to the principles of the present invention. The DIMM includes a power converter (e.g., a switched-capacitor dc-dc power converter and also referred to as a voltage generator) 805 that supplies a second power bus voltage VTT on circuit board traces 810, 815 (of a circuit board) to DRAM modules on the right side designated DRAM 2R, DRAM 1R and on the left side designated DRAM 2L, DRAM 1L. To preserve symmetrical speeds of each DRAM module, voltage drops δVTT between the voltage generator 805 and the DRAM modules should be substantially equal. In other words, the path resistances associated with the circuit board traces 810, 815 to ones of the DRAM modules is substantially balanced or equal. Accordingly, the voltage generator 805 may be centrally located on the DIMM (or on the circuit board thereof).


Turning now to FIG. 9, illustrated is an isometric view of an embodiment of a DIMM 900 coupled to a connector 910 located on motherboard 915 of an electronic system in accordance with the principles of the present invention. The connector 910 is generally a dual-in-line connector, but a single-in-line connector can also be used in other applications. The DIMM 900 includes four DRAM modules (one of which is designated 920) coupled to a circuit board 925 thereof, but more or less DRAM modules may be employed in a particular application. The DRAM modules 920 are provided first and second voltages via a power converter (e.g., a switched-capacitor dc-dc power converter and also referred to as a voltage generator) 930 co-located on the circuit board 925 of the DIMM 900 with the DRAM modules 920.


Those skilled in the art should understand that the previously described embodiments of a power converter and related methods of constructing the same are submitted for illustrative purposes only. In addition, other embodiments capable of producing a power converter employable with other switch-mode power converter topologies are well within the broad scope of the present invention. While the power converter has been described in the environment of a power converter including a controller to control an output characteristic to power a load, the power converter including a controller may also be applied to other systems such as a power amplifier, a motor controller, and a system to control an actuator in accordance with a stepper motor or other electromechanical device.


For a better understanding of power converters, see “Modern DC-to-DC Switchmode Power Converter Circuits,” by Rudolph P. Severns and Gordon Bloom, Van Nostrand Reinhold Company, New York, N.Y. (1985) and “Principles of Power Electronics,” by J. G. Kassakian, M. F. Schlecht and G. C. Verghese, Addison-Wesley (1991). The aforementioned references are incorporated herein by reference in their entirety.


Also, although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. For example, many of the processes discussed above can be implemented in different methodologies and replaced by other processes, or a combination thereof.


Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods, and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.

Claims
  • 1. An apparatus, comprising: first and second memory modules, located on a circuit board, configured to operate from a first voltage and a second voltage always being an integer multiple of said first voltage; anda power converter employing a switch-mode power train, located on said circuit board, comprising a plurality of switches configured to provide said second voltage to said first and second memory modules from said first voltage by controlling a plurality of switching frequencies of the plurality of switches, wherein at least one of the plurality of switches is coupled to a capacitor configured to store said second voltage, and wherein path resistances associated with circuit board traces on said circuit board from said power converter to said first and second memory modules are substantially balanced.
  • 2. The apparatus as recited in claim 1 wherein said first voltage represents an input voltage to said power converter and said second voltage represents an output voltage of said power converter.
  • 3. The apparatus as recited in claim 1 wherein a voltage drop between said power converter and said first and second memory modules is substantially equal.
  • 4. The apparatus as recited in claim 1 wherein said power converter is substantially centrally located on said circuit board.
  • 5. The apparatus as recited in claim 1 wherein said power converter is operable in a light-load mode of operation with a switching frequency dependent on a current drain of said first and second memory modules at said second voltage.
  • 6. The apparatus as recited in claim 1 wherein the plurality of power switches of said switch-mode power train are alternately enabled to conduct to provide said second voltage as an output voltage of said power converter.
  • 7. The apparatus as recited in claim 1 wherein said power converter is embodied in a silicon die coupled to a leadframe through solder bumps.
  • 8. The apparatus as recited in claim 7 wherein said solder bumps are copper.
  • 9. The apparatus as recited in claim 1 wherein said integer multiple is always one-half.
  • 10. The apparatus as recited in claim 1 wherein said first and second memory modules are digital random-access memory modules.
  • 11. A method, comprising: providing a first voltage to first and second memory modules located on a circuit board; andproviding a second voltage always being a one-half integer multiple of said first voltage to said first and second memory modules with a power converter employing a switch-mode power train located on said circuit board, wherein path resistances associated with circuit board traces on said circuit board from said power converter to said first and second memory modules are substantially balanced.
  • 12. The method as recited in claim 11 wherein said first voltage represents an input voltage to said power converter and said second voltage represents an output voltage of said power converter.
  • 13. The method as recited in claim 11 wherein a voltage drop between said power converter and said first and second memory modules is substantially equal.
  • 14. The method as recited in claim 11 wherein said power converter is substantially centrally located on said circuit board.
  • 15. The method as recited in claim 11 further comprising operating said power converter in a light-load mode of operation with a switching frequency dependent on a current drain of said first and second memory modules at said second voltage.
  • 16. The method as recited in claim 11 further comprising alternately enabling conduction of power switches of said switch-mode power train to provide said second voltage as an output voltage of said power converter.
  • 17. The method as recited in claim 11 wherein said power converter is embodied in a silicon die coupled to a leadframe through solder bumps.
  • 18. The method as recited in claim 17 wherein said solder bumps are copper.
  • 19. The method as recited in claim 11 wherein said first and second memory modules are digital random-access memory modules.
Parent Case Info

This application is a continuation of U.S. patent application Ser. No. 13/088,763, entitled “Power Converter for a Memory Module,” to Mera, et al, filed on Apr. 18, 2011 currently allowed, which is a continuation-in-part of U.S. patent application Ser. No. 12/971,166, entitled “Controller for a Power Converter and Method of Operating the Same,” to Demski, et al., filed on Dec. 17, 2010, which is incorporated herein by reference.

US Referenced Citations (345)
Number Name Date Kind
1889398 Bishop Nov 1932 A
2600473 Brockman Jun 1952 A
3210707 Constantakes Oct 1965 A
3691497 Bailey et al. Sep 1972 A
3762039 Douglass et al. Oct 1973 A
3902148 Drees et al. Aug 1975 A
3908264 Friberg et al. Sep 1975 A
3947699 Whitmer Mar 1976 A
4016461 Roland Apr 1977 A
4101389 Uedaira Jul 1978 A
4103267 Olschewski Jul 1978 A
4187128 Billings et al. Feb 1980 A
4199743 Martincic Apr 1980 A
4247953 Shinagawa et al. Jan 1981 A
4433927 Cavallari Feb 1984 A
4586436 Denney et al. May 1986 A
4636752 Saito Jan 1987 A
4654770 Santurtun et al. Mar 1987 A
4668310 Kudo et al. May 1987 A
4681718 Oldham Jul 1987 A
4689735 Young Aug 1987 A
4751199 Phy Jun 1988 A
4754317 Comstock et al. Jun 1988 A
4761725 Henze Aug 1988 A
4777465 Meinel Oct 1988 A
4801816 Merlo et al. Jan 1989 A
4808118 Wilson et al. Feb 1989 A
4847986 Meinel Jul 1989 A
4870224 Smith et al. Sep 1989 A
4912622 Steigerwald et al. Mar 1990 A
4916522 Cohn Apr 1990 A
4975671 Dirks Dec 1990 A
4982353 Jacob et al. Jan 1991 A
5056214 Holt Oct 1991 A
5059278 Cohen et al. Oct 1991 A
5096513 Sawa et al. Mar 1992 A
5118298 Murphy Jun 1992 A
5161098 Balakrishnan Nov 1992 A
5187119 Cech et al. Feb 1993 A
5245228 Harter Sep 1993 A
5258662 Skovmand Nov 1993 A
5262296 Ogawa et al. Nov 1993 A
5279988 Saadat et al. Jan 1994 A
5285369 Balakrishnan Feb 1994 A
5345670 Pitzele et al. Sep 1994 A
5353001 Meinel et al. Oct 1994 A
5371415 Dixon et al. Dec 1994 A
5414341 Brown May 1995 A
5428245 Lin et al. Jun 1995 A
5436409 Sawada et al. Jul 1995 A
5457624 Hastings Oct 1995 A
5469334 Balakrishnan Nov 1995 A
5481219 Jacobs et al. Jan 1996 A
5484494 Oda et al. Jan 1996 A
5510739 Caravella et al. Apr 1996 A
5524334 Boesel Jun 1996 A
5541541 Salamina et al. Jul 1996 A
5548206 Soo Aug 1996 A
5561438 Nakazawa et al. Oct 1996 A
5568044 Bittner Oct 1996 A
5574273 Nakazawa et al. Nov 1996 A
5574420 Roy et al. Nov 1996 A
5578261 Manzione et al. Nov 1996 A
5592072 Brown Jan 1997 A
5594324 Canter et al. Jan 1997 A
5625312 Kawakami et al. Apr 1997 A
5689213 Sher Nov 1997 A
5692296 Variot Dec 1997 A
5783025 Hwang et al. Jul 1998 A
5787569 Lotfi et al. Aug 1998 A
5788854 Desaigoudar et al. Aug 1998 A
5796276 Phillips et al. Aug 1998 A
5802702 Fleming et al. Sep 1998 A
5807959 Wu et al. Sep 1998 A
5834691 Aoki Nov 1998 A
5835350 Stevens Nov 1998 A
5837155 Inagaki et al. Nov 1998 A
5846441 Roh Dec 1998 A
5864225 Bryson Jan 1999 A
5877611 Brkovic Mar 1999 A
5898991 Fogel et al. May 1999 A
5912589 Khoury et al. Jun 1999 A
5920249 Huss Jul 1999 A
5973923 Jitaru Oct 1999 A
5977811 Magazzu Nov 1999 A
5998925 Shimizu Dec 1999 A
6005377 Chen et al. Dec 1999 A
6060176 Semkow et al. May 2000 A
6081997 Chia et al. Jul 2000 A
6094123 Roy Jul 2000 A
6101218 Nagano Aug 2000 A
6118351 Kossives et al. Sep 2000 A
6118360 Neff Sep 2000 A
6160721 Kossives et al. Dec 2000 A
6169433 Farrenkopf Jan 2001 B1
6201429 Rosenthal Mar 2001 B1
6211706 Choi et al. Apr 2001 B1
6222403 Mitsuda Apr 2001 B1
6239509 Rader, III et al. May 2001 B1
6255714 Kossives et al. Jul 2001 B1
6262564 Kanamori Jul 2001 B1
6285209 Sawai Sep 2001 B1
6285539 Kashimoto et al. Sep 2001 B1
6288920 Jacobs et al. Sep 2001 B1
6317948 Kola et al. Nov 2001 B1
6320449 Capici et al. Nov 2001 B1
6353379 Busletta Mar 2002 B1
6366486 Chen et al. Apr 2002 B1
6388468 Li May 2002 B1
6407579 Goswick Jun 2002 B1
6407594 Milazzo et al. Jun 2002 B1
6440750 Feygenson et al. Aug 2002 B1
6452368 Basso et al. Sep 2002 B1
6466454 Jitaru Oct 2002 B1
6477065 Parks Nov 2002 B2
6479981 Schweitzer, Jr. et al. Nov 2002 B2
6495019 Filas et al. Dec 2002 B1
6541819 Lotfi et al. Apr 2003 B2
6541948 Wong Apr 2003 B1
6552629 Dixon et al. Apr 2003 B2
6570413 Kumagai et al. May 2003 B1
6573694 Pulkin et al. Jun 2003 B2
6578253 Herbert Jun 2003 B1
6580258 Wilcox et al. Jun 2003 B2
6608332 Shimizu et al. Aug 2003 B2
6621256 Muratov et al. Sep 2003 B2
6624498 Filas et al. Sep 2003 B2
6639427 Dray et al. Oct 2003 B2
6649422 Kossives et al. Nov 2003 B2
6650169 Faye et al. Nov 2003 B2
6661216 Grant et al. Dec 2003 B1
6691398 Gutierrez Feb 2004 B2
6693805 Steigerwald et al. Feb 2004 B1
6731002 Choi May 2004 B2
6747538 Kuwata et al. Jun 2004 B2
6759836 Black, Jr. Jul 2004 B1
6790379 Aoki et al. Sep 2004 B2
6791305 Imai et al. Sep 2004 B2
6806807 Cayne et al. Oct 2004 B2
6808807 Anand et al. Oct 2004 B2
6815936 Wiktor et al. Nov 2004 B2
6822882 Jacobs et al. Nov 2004 B1
6828825 Johnson et al. Dec 2004 B2
6856007 Warner Feb 2005 B2
6879137 Sase et al. Apr 2005 B2
6912781 Morrison et al. Jul 2005 B2
6922041 Goder et al. Jul 2005 B2
6922044 Walters et al. Jul 2005 B2
6922130 Okamoto Jul 2005 B2
6984968 Moon Jan 2006 B2
6989121 Thummel Jan 2006 B2
6998952 Zhou et al. Feb 2006 B2
7015544 Lotfi et al. Mar 2006 B2
7019505 Dwarakanath et al. Mar 2006 B2
7020295 Hamada et al. Mar 2006 B2
7021518 Kossives et al. Apr 2006 B2
7023315 Yeo et al. Apr 2006 B2
7038438 Dwarakanath et al. May 2006 B2
7038514 Leith et al. May 2006 B2
7057486 Kiko Jun 2006 B2
7061217 Bayer et al. Jun 2006 B2
7101737 Cobbley Sep 2006 B2
7102419 Lou et al. Sep 2006 B2
7109688 Chiu et al. Sep 2006 B1
7148670 Inn et al. Dec 2006 B2
7157888 Chen et al. Jan 2007 B2
7175718 Nobutoki et al. Feb 2007 B2
7180395 Lotfi et al. Feb 2007 B2
7190150 Chen et al. Mar 2007 B2
7214985 Lotfi et al. May 2007 B2
7229886 Lotfi et al. Jun 2007 B2
7230302 Lotfi et al. Jun 2007 B2
7230316 Yamazaki et al. Jun 2007 B2
7232733 Lotfi et al. Jun 2007 B2
7235955 Solie et al. Jun 2007 B2
7236086 Vinciarelli et al. Jun 2007 B1
7244994 Lotfi et al. Jul 2007 B2
7250842 Johnson et al. Jul 2007 B1
7256674 Lotfi et al. Aug 2007 B2
7276998 Lotfi et al. Oct 2007 B2
7297631 Nair et al. Nov 2007 B2
7319311 Nishida Jan 2008 B2
7330017 Dwarakanath et al. Feb 2008 B2
7348829 Choy et al. Mar 2008 B2
7352162 Chang et al. Apr 2008 B1
7368897 Qahouq et al. May 2008 B2
7414507 Giandalia et al. Aug 2008 B2
7423508 Gardner et al. Sep 2008 B2
7426780 Lotfi et al. Sep 2008 B2
7434306 Gardner Oct 2008 B2
7462317 Lotfi et al. Dec 2008 B2
7482795 Parto et al. Jan 2009 B2
7482796 Nishida Jan 2009 B2
7498522 Itoh Mar 2009 B2
7501805 Chen et al. Mar 2009 B2
7521907 Cervera et al. Apr 2009 B2
7522432 Shimizu Apr 2009 B2
7544995 Lotfi et al. Jun 2009 B2
7598606 Chow et al. Oct 2009 B2
7602167 Trafton et al. Oct 2009 B2
7610022 Teo et al. Oct 2009 B1
7612603 Petricek et al. Nov 2009 B1
7635910 Sinaga et al. Dec 2009 B2
7642762 Xie et al. Jan 2010 B2
7676402 Moody Mar 2010 B2
7679342 Lopata et al. Mar 2010 B2
7688172 Lotfi et al. Mar 2010 B2
7710093 Dwarakanath et al. May 2010 B2
7714558 Wu May 2010 B2
7728573 Capilla et al. Jun 2010 B2
7733072 Kanakubo Jun 2010 B2
7746041 Xu et al. Jun 2010 B2
7746042 Williams et al. Jun 2010 B2
7790500 Ramos et al. Sep 2010 B2
7791324 Mehas et al. Sep 2010 B2
7791440 Ramadan et al. Sep 2010 B2
7838395 Badakere et al. Nov 2010 B2
7859233 Silva et al. Dec 2010 B1
7876080 Dwarakanath et al. Jan 2011 B2
7876572 Sota et al. Jan 2011 B2
7888926 Ishino Feb 2011 B2
7893676 Hanna Feb 2011 B2
7911294 Harada et al. Mar 2011 B2
7914808 Malaviya et al. Mar 2011 B2
7936160 Sheehan May 2011 B1
7948280 Dwarakanath et al. May 2011 B2
7948772 Tung et al. May 2011 B2
7974103 Lim et al. Jul 2011 B2
8013580 Cervera et al. Sep 2011 B2
8018315 Lotfi et al. Sep 2011 B2
8030908 Huang Oct 2011 B2
8085106 Huda et al. Dec 2011 B2
8109587 Ishizaki Feb 2012 B2
8154261 Lopata et al. Apr 2012 B2
8283901 Lopata et al. Oct 2012 B2
8410769 Lopata et al. Apr 2013 B2
8520402 Sivasubramaniam Aug 2013 B1
8686698 Lopata et al. Apr 2014 B2
8692532 Lopata et al. Apr 2014 B2
8698463 Dwarakanath et al. Apr 2014 B2
8867295 Lopata et al. Oct 2014 B2
20010030595 Hamatani et al. Oct 2001 A1
20010033015 Corisis Oct 2001 A1
20010041384 Ohgiyama et al. Nov 2001 A1
20020008566 Taito et al. Jan 2002 A1
20020024873 Tomishima et al. Feb 2002 A1
20020031032 Ooishi Mar 2002 A1
20020076851 Eden et al. Jun 2002 A1
20020135338 Hobrecht et al. Sep 2002 A1
20020153258 Filas et al. Oct 2002 A1
20020175661 Wheeler et al. Nov 2002 A1
20030062541 Warner Apr 2003 A1
20030076662 Miehling Apr 2003 A1
20030189869 Yamagata et al. Oct 2003 A1
20030232196 Anand et al. Dec 2003 A1
20040125621 Yang et al. Jul 2004 A1
20040130428 Mignano et al. Jul 2004 A1
20040150500 Kiko Aug 2004 A1
20040169498 Goder et al. Sep 2004 A1
20040246077 Misu et al. Dec 2004 A1
20040268161 Ross Dec 2004 A1
20050011672 Alawani et al. Jan 2005 A1
20050035747 Mullett Feb 2005 A1
20050046405 Trafton et al. Mar 2005 A1
20050088216 Arndt et al. Apr 2005 A1
20050168203 Dwarakanath et al. Aug 2005 A1
20050168205 Dwarakanath et al. Aug 2005 A1
20050169024 Dwarakanath et al. Aug 2005 A1
20050179472 Nakamura et al. Aug 2005 A1
20050187756 Lotfi et al. Aug 2005 A1
20050212132 Hsuan et al. Sep 2005 A1
20060009023 Nair et al. Jan 2006 A1
20060038225 Lotfi et al. Feb 2006 A1
20060096087 Lotfi et al. May 2006 A1
20060096088 Lotfi et al. May 2006 A1
20060097831 Lotfi et al. May 2006 A1
20060097832 Lotfi et al. May 2006 A1
20060097833 Lotfi et al. May 2006 A1
20060109072 Giandalia et al. May 2006 A1
20060132217 Lou et al. Jun 2006 A1
20060145800 Dadafshar et al. Jul 2006 A1
20060197207 Chow et al. Sep 2006 A1
20060239046 Zane et al. Oct 2006 A1
20060294437 Washburn et al. Dec 2006 A1
20070023892 Gauche et al. Feb 2007 A1
20070025092 Lee et al. Feb 2007 A1
20070074386 Lotfi et al. Apr 2007 A1
20070075815 Lotfi et al. Apr 2007 A1
20070075816 Lotfi et al. Apr 2007 A1
20070075817 Lotfi et al. Apr 2007 A1
20070109700 Shimogawa et al. May 2007 A1
20070164721 Han Jul 2007 A1
20070210777 Cervera et al. Sep 2007 A1
20070246808 Ewe et al. Oct 2007 A1
20070296383 Xu et al. Dec 2007 A1
20080010075 Moody Jan 2008 A1
20080018366 Hanna Jan 2008 A1
20080055944 Wang et al. Mar 2008 A1
20080079405 Shimizu Apr 2008 A1
20080090079 Fajardo et al. Apr 2008 A1
20080094114 Dwarakanath et al. Apr 2008 A1
20080106246 Dwarakanath et al. May 2008 A1
20080180075 Xie et al. Jul 2008 A1
20080258274 Sinaga et al. Oct 2008 A1
20080258278 Ramos et al. Oct 2008 A1
20080301929 Lotfi et al. Dec 2008 A1
20090004774 Lee et al. Jan 2009 A1
20090057822 Wen et al. Mar 2009 A1
20090065964 Lotfi et al. Mar 2009 A1
20090066300 Lotfi et al. Mar 2009 A1
20090066467 Lotfi et al. Mar 2009 A1
20090066468 Lotfi et al. Mar 2009 A1
20090068347 Lotfi et al. Mar 2009 A1
20090068400 Lotfi et al. Mar 2009 A1
20090068761 Lotfi et al. Mar 2009 A1
20090146297 Badakere et al. Jun 2009 A1
20090167267 Dwarakanath et al. Jul 2009 A1
20090212751 Cervera et al. Aug 2009 A1
20090224823 Gyohten et al. Sep 2009 A1
20090261791 Lopata et al. Oct 2009 A1
20090295503 Harada et al. Dec 2009 A1
20090296310 Chikara Dec 2009 A1
20100072816 Kenkare et al. Mar 2010 A1
20100084750 Lotfi et al. Apr 2010 A1
20100087036 Lotfi et al. Apr 2010 A1
20100110794 Kim et al. May 2010 A1
20100111179 Chujoh et al. May 2010 A1
20100164449 Dwarakanath et al. Jul 2010 A1
20100164650 Abou-Alfotouh et al. Jul 2010 A1
20100212150 Lotfi et al. Aug 2010 A1
20100214746 Lotfi et al. Aug 2010 A1
20100301496 Koduri Dec 2010 A1
20110031947 You Feb 2011 A1
20110095742 Lopata et al. Apr 2011 A1
20110101933 Lopata et al. May 2011 A1
20110101934 Lopata et al. May 2011 A1
20110101948 Lopata et al. May 2011 A1
20110101949 Lopata et al. May 2011 A1
20110181383 Lotfi et al. Jul 2011 A1
20110316501 Cervera et al. Dec 2011 A1
20120153912 Demski et al. Jun 2012 A1
20120154013 Mera et al. Jun 2012 A1
20120176105 Chang et al. Jul 2012 A1
20130293203 Chen et al. Nov 2013 A1
20130320951 Wu et al. Dec 2013 A1
Foreign Referenced Citations (5)
Number Date Country
2041818 Sep 1980 GB
1072517 Mar 1989 JP
2-228013 Sep 1990 JP
5-314885 Nov 1993 JP
6-251958 Sep 1994 JP
Non-Patent Literature Citations (27)
Entry
Barrado, A., et al., “New DC/DC, Converter with Low Output Voltage, and Fast Transient Response,” Proceedings of the IEEE Applied Power Electronics Conference, 2003, pp. 432-437, IEEE, Los Alamitos, CA.
Betancourt-Zamora, R.J. et al., “A 1.5 mW, 200 MHz CMOS VCO for Wireless Biotelemetry,” First International Workshop on Design of Mixed-Mode Integrated Circuits and Applications, Jul. 1997, pp. 72-74, Cancun, Mexico.
Goder, D., et al., “V2 Architecture Provides Ultra-Fast Transient Response in Switch Mode Power Supplies,” Proceedings of HFPC Power Conversion, 1996, pp. 414-420.
Goodman, J. et al., “An Energy/Security Scalable Encryption Processor Using an Embedded Variable Voltage DC/DC Converter,” IEEE Journal of Solid-State Circuits, Nov. 1998, vol. 33, No. 11, IEEE, Los Alamitos, CA.
Horowitz, P., et al., “The Art of Electronics,” Second Edition, 1989, pp. 288-291, Cambridge University Press, Cambridge, MA.
“Linear Technology: LTC3736-1: Dual 2-Phase, No RSENSETM, Synchronous Controller with Spread Spectrum,” 2004, 28 pp., Linear Technology Corporation, Milpitas, CA.
Lotfi, A.W., et al., “Issues and Advances in High-Frequency Magnetics for Switching Power Suppiles,” Proceedings of the IEEE, Jun. 2001, vol. 89, No. 6, pp. 833-845, IEEE, Los Alamitos, CA.
Patella, B.J., et al., “High-Frequency Digital Controller IC for DC/DC Converters,” IEEE Proceedings of the Applied Power Electronics Conference, Mar. 10, 2002, 7 pp., IEEE, Los Alamitos, CA.
Peterchev, A.V., et al., “Quantization Resolution and Limit Cycling in Digitally Controlled PWM Converters,” IEEE Transactions on Power Electronics, Jan. 2003, pp. 301-303, vol. 18, No. 1, IEEE, Los Alamitos, CA.
Redl, R., et al., “Optimizing the Load Transient Response of the Buck Converter,” Proceedings of the IEEE Applied Power Electronics Conference, 1998, pp. 170-176, IEEE, Los Alamitos, CA.
Schoneman, G.K., et al., “Output Impedance Considerations for Switching Regulators with Current Injected Control,” Proceedings of the 18th Annual IEEE Power Electronics Specialists Conference, Jun. 1987, pp. 324-335, IEEE, Los Alamitos, CA.
Soto, A., et al. “Analysis of the Buck Converter for Scaling the Supply Voltage of Digital Circuits,” Proceedings of the IEEE Applied Power Electronics Conference, 2003, pp. 711-717, IEEE, Los Alamitos, CA.
Soto, A., et al., “Design Methodology for Dynamic Voltage Scaling in the Buck Converter,” Proceedings of the IEEE Applied Power Electronics Conference, 2005, pp. 263-269, IEEE, Los Alamitos, CA.
“TPS40100: Midrange Input Synchronous Buck Controller with Advanced Sequencing and Output Margining,” May 2005, 37 pp., Texas Instruments Incorporated, Dallas, TX.
Zhou, X., et al., “Improved Light-Load Efficiency for Synchronous Rectifier Voltage Regulation Module,” IEEE Transcations on Power Electronics, Sep. 2000, pp. 826-834, vol. 15, No. 5, IEEE, Los Alamitos, CA.
Feng, P., et al., “Chapter 1: History of the High-Voltage Charge Pump,” Charge Pump Circuit Design, McGraw-Hill Electronic Engineering, Jun. 27, 2006, pp. 1-10.
Han, J., “A New Approach to Reducing Output Ripple in Switched-Capacitor-Based Step-Down DC-DC Converters,” IEEE Transactions on Power Electronics, vol. 21, No. 6, Nov. 2006, pp. 1548-1555.
“Holtek: HT7660: CMOS Switched-Capacitor Voltage Converter,” Nov. 30, 1999, Holtek Semiconductor, Inc., Hsinchu, Taiwan, R.O.C., 9 pages.
“Linear Technology: LT1054: Switched-Capacitor Voltage Converter with Regulator,” 1987, Linear Technology Corporation, Milpitas, CA, 16 pages.
“Linear Technology: LTC1144: Switched-Capacitor Wide Input Range Voltage Converter with Shutdown,” 1994, Linear Technology Corporation, Milpitas, CA, 8 pages.
Ma, M., “Design of High Efficiency Step-Down Switched Capacitor DC-DC Converter,” Thesis submitted to Oregon State University, May 21, 2003, pp. 1-65.
“Maxim: MAX828/MAX829 Switched-Capacitor Voltage Inverters,” 19-0495; Rev 3; 9/99, Maxim Integrated Products, Sunnyvale, CA, 8 pages.
“National Semiconductor: LM2685: Switched Capacitor Voltage Converter,” Sep. 2005, National Semiconductor, Santa Clara, CA, 9 pages.
Chhawchharia, P., et al., “On the Reduction of Component Count in Switched Capacitor DC/DC Convertors,” IEEE, Jun. 1997, pp. 1395-1401.
“Automotive Grade AUIRS2016S (TR) High Side Driver with Internal Vs Recharge,” International Rectifier, Datasheet, Jan. 26, 2009, 23 pages.
Ludikhuize, A.W., “A Review of RESURF Technology,” Proceedings of IEEE ISPSD 2000, May 22, 2000, pp. 11-18.
CRECAFT and GERGELY, Analog Electronics, Butterworth-Heinemann, First Published 2002, p. 242.
Related Publications (1)
Number Date Country
20140369147 A1 Dec 2014 US
Continuations (1)
Number Date Country
Parent 13088763 Apr 2011 US
Child 14474746 US
Continuation in Parts (1)
Number Date Country
Parent 12971166 Dec 2010 US
Child 13088763 US