Power converter with a dynamically configurable controller based on a power conversion mode

Information

  • Patent Grant
  • 8698463
  • Patent Number
    8,698,463
  • Date Filed
    Monday, December 29, 2008
    16 years ago
  • Date Issued
    Tuesday, April 15, 2014
    10 years ago
Abstract
A controller and an output filter for a power converter, and a power converter employing at least one of the same. In one embodiment, the controller includes an error amplifier with first and second input terminals coupled to one of an operating characteristic and a reference voltage of the power converter, and a switch configured to couple the first and second input terminals to one of the operating characteristic and the reference voltage as a function of a power conversion mode of the power converter. In one embodiment, the output filter includes an output filter capacitor with a first terminal coupled to a first output terminal of a power converter, and an output filter inductor coupled between a second terminal of the output filter capacitor and a second output terminal of the power converter.
Description
TECHNICAL FIELD

The present invention is directed, in general, to power electronics and, more specifically, to a power converter and method of controlling a power switch therein to regulate an output characteristic of the power converter.


BACKGROUND

A power switch-mode power converter (also referred to as a “power converter” or “regulator”) is a power supply or power processing circuit that converts an input voltage waveform into a specified output voltage waveform. DC-DC power converters convert a dc input voltage into a dc output voltage. Controllers associated with the power converters manage an operation thereof by controlling the conduction periods of power switches employed therein. Generally, the controllers are coupled between an input and output of the power converter in a feedback loop configuration (also referred to as a “control loop” or “closed control loop”).


Typically, the controller measures an output characteristic (e.g., an output voltage, an output current, or a combination of an output voltage and an output current) of the power converter, and based thereon modifies a duty cycle of the power switches of the power converter. The duty cycle is a ratio represented by a conduction period of a power switch to a power switching period thereof. Thus, if a power switch conducts for half of the power switching period, the duty cycle for the power switch would be 0.5 (or 50%). Additionally, as voltage or current for systems, such as a microprocessor powered by the power converter, dynamically change (e.g., as a computational load on the microprocessor changes), the controller should be configured to dynamically increase or decrease the duty cycle of the power switches therein to maintain an output characteristic such as an output voltage at a desired value.


In an exemplary application, the power converters have the capability to convert an unregulated input voltage supplied by an input voltage source, such as a battery, to a higher or lower, regulated, output voltage that may fall within the range of variability of the input voltage to power a load. For example, the range of the input voltage source may be four to six volts, and the regulated output voltage may be 5 volts. Thus, under one operating condition the power converter boosts the input voltage to produce the output voltage, and under another operating condition the power converter bucks the input voltage to produce the output voltage. To provide the voltage conversion and regulation functions, the power converters include active power switches such as metal-oxide semiconductor field-effect transistors (“MOSFETs”) that are coupled to the voltage source and periodically power switch a reactive circuit element such as an inductor to the voltage source at a power switching frequency that may be on the order of five megahertz.


However, a feedback process to control a power switch in a power converter employing a buck power conversion topology produces opposite control signal changes of a comparable feedback process for a power converter employing a boost power conversion topology. In addition, a power converter configured to operate in either a buck or a boost power conversion mode experiences a discontinuity in the control process related to inherent inefficiencies in a practical circuit during transitions between buck and boost power conversion modes. Thus, the problem of controlling a power converter that may be operable in a buck or a boost power conversion mode depending on a relationship between input and output voltages thereof remains an unresolved issue.


Accordingly, what is needed in the art is a controller for a power converter and related method that can operate in different power conversion modes that overcomes deficiencies in the prior art.


SUMMARY OF THE INVENTION

These and other problems are generally solved or circumvented, and technical advantages are generally achieved, by advantageous embodiments of the present invention, including a controller for a power converter and method of controlling a power converter employing different power conversion modes of operation. In one embodiment, the controller includes an error amplifier with first and second input terminals coupled to one of an operating characteristic and a reference voltage of the power converter. The controller also includes a switch configured to couple the first and second input terminals to one of the operating characteristic and the reference voltage as a function of a power conversion mode of the power converter.


In another aspect, the present invention provides an output filter for a power converter including an output filter capacitor with a first terminal coupled to a first output terminal of a power converter. The output filter also includes an output filter inductor coupled between a second terminal of the output filter capacitor and a second output terminal of the power converter.


The foregoing has outlined rather broadly the features and technical advantages of the present invention in order that the detailed description of the invention that follows may be better understood. Additional features and advantages of the invention will be described hereinafter, which form the subject of the claims of the invention. It should be appreciated by those skilled in the art that the conception and specific embodiment disclosed may be readily utilized as a basis for modifying or designing other structures or processes for carrying out the same purposes of the present invention. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the invention as set forth in the appended claims.





BRIEF DESCRIPTION OF THE DRAWINGS

For a more complete understanding of the present invention, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:



FIG. 1 illustrates a schematic diagram of an embodiment of a power converter constructed according to the principles of the present invention;



FIGS. 2 and 3 illustrate schematic diagrams of embodiments of a buck power converter topology and a boost power converter topology, respectively, in accordance with the principles of the present invention;



FIGS. 4 to 6 illustrate schematic diagrams of embodiments of portions of a controller constructed according to the principles of the present invention;



FIGS. 7 to 9 illustrate graphical diagrams demonstrating exemplary operational gains of a power converter in accordance with the principles of the present invention;



FIG. 10 illustrates a schematic diagram of an embodiment of an output filter constructed according to the principles of the present invention;



FIG. 11 illustrates a graphical diagram demonstrating an exemplary phase of an error amplifier during a boost power conversion mode of operation of a power converter, and an exemplary phase of an output filter capacitor in accordance with the principles of the present invention; and



FIG. 12 illustrates a schematic diagram of an embodiment of an output filter constructed according to the principles of the present invention.





Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated, and may not be redescribed in the interest of brevity after the first instance. The FIGUREs are drawn to illustrate the relevant aspects of exemplary embodiments.


DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS

The making and using of the present exemplary embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.


The present invention will be described with respect to exemplary embodiments in a specific context, namely, a power converter including a controller responsive to a level of an output characteristic relative to an input characteristic to regulate the output characteristic and methods of forming the same. While the principles of the present invention will be described in the environment of a power converter, any application that may benefit from a power converter, such as a power amplifier or a motor controller, including a controller responsive to a level of an output characteristic relative to an input characteristic to regulate the output characteristic is well within the broad scope of the present invention.


Turning now to FIG. 1, illustrated is a schematic diagram of an embodiment of a power converter constructed according to the principles of the present invention. The power converter includes a power train, a controller, and a driver (e.g., a gate driver), and provides power to a system/load such as a microprocessor (not shown) coupled to output terminals. The controller is responsive to an operating characteristic such as a level of an output current Iout to regulate an output characteristic of the power converter. While in the illustrated embodiment the power train employs a buck and boost converter topology, those skilled in the art should understand that other converter topologies such as a forward converter topology are well within the broad scope of the present invention.


The power train includes first, second, third and fourth power switches S1, S2, S3, S4 [e.g., an n-channel or p-channel metal oxide semiconductor field effect transistor (“MOSFET”) embodied in an n-type or p-type laterally diffused metal oxide semiconductor (“N-LDMOS” or “P-LDMOS”) device] and can operate in different power conversion modes such as a buck or boost power conversion mode. The first and second power switches S1, S2 are coupled to an input voltage source that provides an input voltage Vin through the an inductor L. In a buck power conversion mode, the third power switch S3 is open and the fourth power switch S4 is closed, while the first and second power switches S1, S2 switch as described herein for the buck mode power conversion mode. Similarly, in a boost power conversion mode, the first power switch S1 is closed, the second power switch S2 is open, while the third and fourth power switches S3, S4 switch as described herein for the boost mode power conversion mode. The power train receives the input voltage Vin at an input thereof and provides a regulated output voltage Vout at the output terminals or other output characteristic such as the output current Iout.


Before continuing with the discussion of the power converter illustrated with respect to FIG. 1, a brief description of embodiments of a buck power converter topology and a boost power converter topology that form a power train of the power converter will be provided in accordance with FIGS. 2 and 3, respectively. Beginning with FIG. 2 and with continuing reference to FIG. 1, illustrated is a schematic diagram of an embodiment of a buck power converter topology including first and second power switches S1, S2 coupled to an input voltage source for providing an input voltage Vin. The first and second power switches S1, S2 close alternately in response to gate drive signals GD1, GD2, respectively, from a driver with a switching frequency fs. The output voltage Vout of a buck power converter topology, which is filtered by an output filter including an output filter inductor Lout and an output filter capacitor Cout to remove high-frequency components, can be represented approximately with the equation:

Vout=Vin·δ,

wherein δ is the duty cycle of the first power switch S1 (e.g., the fraction of time that the first power switch S1 is closed or conducting). In order to regulate the output voltage Vout, an operating characteristic such as a scaled value of the output voltage Vout is typically compared against a reference voltage (e.g., a desired system voltage Vsystem from an internal source or from an external source that may be associated with the load) in a controller using an error amplifier. The output of the error amplifier and a sawtooth voltage signal are fed to a comparator associated with a controller. The output of the comparator controls the duty cycle δ. If the output voltage Vout is smaller than the desired output voltage, the error amplifier output increases, which increases the duty cycle δ. This forms a negative feedback arrangement to regulate the output voltage Vout to a scaled value of the reference voltage. A larger duty cycle implies that the first power switch S1 is closed for a longer fraction of the switching period of the buck power converter topology.


Those skilled in the art should understand that the conduction periods for the first and second power switches S1, S2 may be separated by a small time interval to avoid cross conduction therebetween and beneficially to reduce the power switching losses associated with the power converter. Those skilled in the art should understand further that terms used herein such as “current reversal” or a reference to a particular level of a physical quantity such as “zero current” are to be understood within the context of a physical apparatus with attendant and practical accuracy limitations. For example, one cannot know or measure the precise instant that a current that reverses direction passes through a current level of zero.


Turning now to FIG. 3 and with continuing reference to FIG. 1, illustrated is a schematic diagram of an embodiment of a boost power converter topology including third and fourth power switches S3, S4 coupled to an input voltage source for providing an input voltage Vin through input inductor Lin. The third and fourth power switches S3, S4 close alternately in response to gate drive signals GD3, GD4, respectively, from a driver with a switching frequency fs. The output voltage Vout of the boost power converter topology can be represented approximately with the equation:

Vout=Vin/(1−δ′),

where δ′ is the duty cycle of third power switch S3 (e.g., the fraction of time that the third power switch S3 is closed or conducting). In order to regulate the output voltage Vout, an operating characteristic such as a scaled value of the output voltage Vout is compared against a reference voltage (e.g., a desired system voltage Vsystem from an internal source or from an external source that may be associated with the load), again using an error amplifier. The output of the error amplifier and a sawtooth voltage signal are fed to a comparator associated with a controller. The output of the comparator controls the duty cycle δ′. If the output voltage Vout is smaller than the desired output, the error amplifier output increases, which in turn increases the duty cycle δ′. Again, a negative feedback loop is formed that regulates the output voltage Vout. A larger duty cycle implies that the third power switch S3 is closed for a longer fraction of the switching period of the boost power converter topology. As mentioned above, those skilled in the art should understand that the conduction periods for the third and fourth power switches S3, S4 may be separated by a small time interval to avoid cross conduction therebetween and beneficially to reduce the power switching losses associated with the power converter.


It is noted that in the buck power converter topology, the first (upper) power switch S1 (FIG. 2) duty cycle is increased to increase the output voltage Vout, whereas in the boost power converter topology, the third (lower) power switch S3 (see FIG. 3) duty cycle is increased to increase the output voltage Vout. Also, the output voltage Vout of the buck power converter topology spans the range from 0 to the input voltage Vin. The output voltage Vout of the boost power converter topology spans the non-overlapping voltage range of the input voltage Vin to ∞. In practice, the maximum output voltage Vout is limited, of course, to a finite value.


Returning now to the power converter of FIG. 1, the controller is coupled to and regulates the output voltage Vout (or other output characteristic) at a constant desired level independent of the input voltage Vin. The controller of the power converter receives the output characteristic (e.g., the output current Iout and/or the output voltage Vout) of the power converter, and a desired output characteristic such as a desired system voltage Vsystem from an internal source or from an external source that may be associated with the load. The output characteristic is coupled to one input of an error amplifier in the controller and a reference voltage such as the desired system voltage Vsystem is coupled to the other input of the error amplifier. In an advantageous embodiment, the controller may be coupled to a sensor, such as current sensor CS to sense an operating characteristic such as a power converter current (e.g., the output current Iout). In a further advantageous embodiment, the controller may be coupled to a current sensor to sense a current in a power switch.


The controller may also be coupled to an input characteristic (e.g., the input voltage Vin) of the power converter and to a return lead of the source of electrical power as illustrated in FIG. 1 to provide a ground connection therefor. While only a single ground connection is illustrated in the present embodiment, those skilled in the art should understand that multiple ground connections may be employed for use within the controller. A decoupling capacitor Cdec may be coupled as illustrated in the FIGURE to the path from the input voltage Vin to the controller. The decoupling capacitor Cdec is generally configured to absorb high frequency noise signals associated with the switching of electrical power from corrupting the controller.


In accordance with the aforementioned characteristics, the controller provides a signal (e.g., a pulse-width modulated signal SPWM) to control a duty cycle and a frequency of the power switches S1, S2, S3, S4, of the power train to regulate the output voltage Vout or other output characteristic thereof. The controller in some applications may also provide a complement of the pulse-width modulated signal SPWM (e.g., a complementary pulse-width modulated signal S1-PWM) in accordance with the aforementioned characteristics. Any controller adapted to control at least one power switch of the power converter is well within the broad scope of the present invention. As an example, a controller employing digital circuitry is disclosed in U.S. Pat. No. 7,038,438, entitled “Controller for a Power Converter and a Method of Controlling a Power switch Thereof,” to Dwarakanath, et al., issued, May 2, 2006, and U.S. Pat. No. 7,019,505, entitled “Digital Controller for a Power Converter Employing Selectable Phases of a Clock Signal,” issued, Mar. 28, 2006, which are incorporated herein by reference.


The power converter also includes the driver (e.g., a gate driver) to provide the gate drive signals GD1, GD2, GD3, GD4 to control conductivity of the first, second, third and fourth power switches S1, S2, S3, S4, respectively, responsive to the pulse-width modulated signal SPWM (and, if necessary, the control the complementary pulse-width modulated signal S1-PWM) provided by the controller. There are a number of viable alternatives to implement a driver that include techniques to provide sufficient signal delays to prevent crosscurrents when controlling multiple power switches in the power converter. The driver typically includes power-switching circuitry incorporating a plurality of driver power switches that cooperate to provide the drive signals GD1, GD2, GD3, GD4 to the first, second, third and fourth power switches S1, S2, S3, S4. Of course, any driver capable of providing the drive signals to control a power switch is well within the broad scope of the present invention. As an example, a driver is disclosed in U.S. Pat. No. 7,330,017, entitled “Driver for a Power Converter and a Method of Driving a Power switch Thereof,” issued Feb. 12, 2008, and a power switch is disclosed in U.S. Pat. No. 7,230,302, entitled “Laterally Diffused Metal Oxide Semiconductor Device and Method of Forming the Same,” issued Jun. 12, 2007 and in U.S. Pat. No. 7,214,985, entitled “Integrated Circuit Incorporating Higher Voltage Devices and Low Voltage Devices Therein,” issued May 8, 2007, which are incorporated herein by reference.


According to the principles of the present invention, the power switches S1, S2, S3, S4 are typically power switches that can be incorporated into a semiconductor device in an integrated circuit proximate control or signal processing devices that perform many of the control functions of the controller of the power converter. The control and signal processing devices are typically complementary metal-oxide semiconductor (“CMOS”) devices that may be p-type metal oxide semiconductor (“PMOS”) devices or n-type metal oxide semiconductor (“NMOS”) devices. The PMOS and NMOS devices may also be referred to as p-channel and n-channel MOSFETs, respectively.


As mentioned above, the controller typically regulates an output characteristic of a power converter by controlling a duty cycle of a power switch. Duty cycle is generally controlled as described previously hereinabove by comparing a sawtooth voltage waveform with a controlled threshold voltage produced by an error amplifier configured to sense an operating characteristic such as an output voltage or other output characteristic. To regulate an output characteristic such as an output voltage of a power converter, an error amplifier is included in a power converter feedback loop. An error amplifier is frequently constructed with a feedback path having a number of capacitors and resistors coupled between operational amplifier inputs and outputs to provide a frequency-dependent error amplifier gain.


Regarding the operation of the power converter, the input voltage Vin may be less than the output voltage Vout in a boost power conversion mode, or greater than the output voltage Vout in a buck power conversion mode, and the input voltage Vin may transition from one such level to another, such as when a battery is charged or discharged under a load. Under all these conditions the output voltage Vout should remain well regulated and stable. The controller may be implemented as a purely analog circuit, a purely digital circuit, or as a hybrid combination of an analog and a digital circuit. The controller should not only provide negative feedback to regulate the output voltage Vout, it should also be stable under all operating conditions of the input voltage Vin relative to the output voltage Vout.


In a typical analog feedback control loop, an operating characteristic such as a scaled value of the output voltage Vout is compared against a reference voltage representing, for instance, a desired output voltage of the power converter in the error amplifier. The error amplifier may integrate the difference in the input voltages thereto to produce the result at the error amplifier output. In a steady state, the inputs to the error amplifier are equal, and the output of the error amplifier reaches a steady-state value (e.g., a dc level). The output of the error amplifier and a sawtooth signal are coupled to inputs of a comparator associated with the controller. The comparator produces a rectangular waveform (e.g., a pulse-width modulated (“PWM”) output).


In a buck power conversion mode, the output of the error amplifier rises when the scaled value of the output voltage Vout is less than the reference voltage. As the output of the error amplifier voltage increases, the duty cycle of the rectangular waveform (i.e., output of the comparator) increases, which causes the output voltage Vout to rise, bringing the scaled value of the output voltage closer to the reference voltage. Finally, in a steady-state, the output of the error amplifier, the comparator, and the power converter output voltage Vout all reach steady, dc values.


When the input voltage Vin is substantially greater than the output voltage Vout, the output of the error amplifier will be relatively low, and the duty cycle small. As the input voltage Vin is reduced, the error amplifier output rises, increasing the duty cycle to maintain the output voltage Vout at the desired level. As the input voltage Vin approaches the output voltage Vout, the duty cycle approaches 100%. When the duty cycle becomes 100%, the output voltage Vout is slightly lower than the input voltage Vin, as indicated by the equation:

Vout=Vin−IR,

where I is the load current and R is the dc on-resistance of the first power switch S1 plus all other parasitic resistances in the current path. In the power converter illustrated herein, R is the sum of the dc on resistances of the first and fourth power switches S1, S4 plus the other parasitic resistances in the power converter. As introduced herein, as the input voltage Vin approaches:

Vout+IR,

the operation of the power converter is switched from the buck power conversion mode to the boost power conversion mode.


When the input voltage Vin is equal to:

Vin=Vout+IR,

the error amplifier output is equal to the peak of the sawtooth waveform coupled to its input, and duty cycle of first power switch S1 is substantially 100%. At this point, the controller switches the power converter to a boost power conversion mode. In the boost power conversion mode, the first power switch S1 is continuously on, the second power switch S2 is continuously off, and the power switching operation of the third and fourth power switches S3, S4 is initiated. When the input voltage Vin is slightly less than the output voltage Vout+I R, the third power switch S3 is turned on with a very small duty cycle, and the fourth power switch S4 is turned on with the complementary duty cycle. Preferably, the output of the error amplifier falls below the peak value of the saw-tooth input waveform to the error amplifier. If the output of the error amplifier did not decrease as the input voltage Vin decreases, the output would decrease in the boost power conversion mode and drive the output of the error amplifier even higher, resulting in a saturated operating condition. To reverse the output of the error amplifier and prevent saturation thereof, the inputs to the error amplifier are reversed. However, an error amplifier is ordinarily operative as an integrator, which prevents a straightforward reversal of the inputs thereto.


Turning now to FIGS. 4 to 6, illustrated are schematic diagrams of embodiments of portions of a controller constructed according to the principles of the present invention. Beginning with FIG. 4, an operating characteristic such as a scaled value Vsout of the output voltage Vout (in accordance with first and second scaling resistors RA, RB) is coupled to a node SO. A resistor RC is coupled in series with a voltage source VS to produce a reference voltage Vref, which is provided to a node REF. The addition of the resistor RC produces a non-zero integration time constant in an error amplifier EA. Preferably, the resistance of the resistor RC is equal to that of the parallel combination of the first and second scaling resistors RA, RB.


In a buck power conversion mode of operation, the circuit nodes SO, REF are connected via a switch (e.g., a two pole, double throw switch) SW in accordance with a power conversion mode control signal CSPCM to negative (or inverting) and positive (or non-inverting) input terminals, respectively, of an operational amplifier OA of the error amplifier EA that produces an error amplifier output EAout at an output terminal thereof. Thus, if the output voltage Vout is lower than the desired value, the node SO is more negative relative to the node REF and the error amplifier output EAout integrates up, turning on the first power switch S1 (see FIG. 1) for a longer period, thereby increasing the output voltage Vout. If the output voltage Vout is higher than a desired level, the opposite effect happens, as required in a negative feedback process.


In a boost power conversion mode of operation, the circuit nodes SO, REF are connected via the switch SW in accordance with a power conversion mode control signal CSPCM to positive and negative input terminals, respectively, of the operational amplifier OA of the error amplifier EA that produces the error amplifier output EAout at an output terminal thereof. If the output voltage Vout is lower than the desired value, the node SO is more negative relative to the node REF, and the error amplifier output EAout integrates down, turning on the third power switch S3 (see FIG. 1) for a longer period, thereby increasing the output voltage Vout. If the output voltage Vout is higher than a desired level, the opposite happens, again as required in a negative feedback process. It should be noted that the error amplifier EA is constructed with the feedback path including a feedback resistor R1 and a feedback capacitor C1 to form an integrating structure for the error amplifier EA. Thus, the switch SW selects a coupling of the first and second input terminals [e.g., the positive (or non-inverting) and negative (or inverting) input terminals) to one of the operating characteristic (e.g., scaled value Vsout of the output voltage Vout) and the reference voltage Vref as a function of a power conversion mode of the power converter.


Turning now to FIG. 5, illustrated is a comparator CF configured to produce a power conversion mode control signal CSPCM to select a power conversion mode for a power converter in accordance with the principles of the present invention. To select the power conversion mode, an operating characteristic such as a scaled value Vsin of an input voltage Vin produced by a resistor divider network formed with first and second input scaling resistor R1, R2, is compared to an operating characteristic such as a scaled value Vsout of an output voltage Vout produced by a resistor divider network formed with third, fourth and fifth output scaling resistor R3, R4, R5. If the scaled input voltage Vsin is higher than the scaled output voltage Vsout, the power converter is placed in a buck power conversion mode of operation. If the scaled output voltage Vsout is greater than the scaled input voltage Vsin, the power converter is placed in a boost power conversion mode of operation, as described further below.


An uncertainty in the level at which to switch is created due to I·R voltage drops across the first and fourth power switches S1, S4 (see FIG. 1). Power switching from a buck power conversion mode of operation to a boost power conversion mode of operation preferably occurs when:

Vin=Vout+IR.

The power-switching threshold is now a function of a load or output current. A load current may be sensed by measuring the voltage drop across either the first power switch S1 or the fourth power switch S4 when the particular power switch is not switching. Alternatively, the load current can be known a priori in a particular application such as in a light-emitting diode (“LED”) driver. In the case of an LED driver, the load current is set by a current digital-to-analog converter. This information can be employed to set the power-switching threshold.


The following relationships provide the needed switching function between power conversion operational modes: The fifth output scaling resistor R5 is included for hysteresis, which is initially assumed to be 0 and which may be provided, without limitation, by coupling the gate of a switch S5 to the power conversion mode control signal. The switching threshold is given by the equation:

[R2/(R1+R2)]Vin=[R4/(R3+R4)](Vout),

which can be rewritten to include a threshold correction component dependent on a current I1,

Vin=[(R1+R2)/R2](R4/R3+R4)(Vout+I1R3).

If R1=R3 and R2=R4, then the equation above simplifies to:

Vin=Vout+I1R3.


If the threshold correction component I1·R3 is set equal to ILOAD·Rswitches, where ILOAD is a load current of the power converter, a smooth transition for the power conversion modes of operation can be achieved. Typically, the on resistances Rswitches of the power switches are small and the load current ILOAD is large. However, the resistance of the third output scaling resistor R3 will be large and the current I1 provided by a current source will be small. Thus, no significant added power consumption is introduced in the power converter by a current I1 from the current source. The fifth output scaling resistor R5 is a small-value resistor that operates in conjunction with the switch S5 to provide hysteresis against chatter in selection of the power conversion mode of operation.


Turning now to FIG. 6, illustrated is a schematic diagram of an error amplifier EA formed with a type 3 compensation circuit in accordance with the principles of the present invention. A type 3 compensation circuit, which provides three poles and two zeros in its response, may be used for voltage mode control of a power converter because of the design flexibility provided by the multiple poles and zeros. A type 3 compensation circuit with an ideal operational amplifier (i.e., an operational amplifier with infinite linear gain and bandwidth) has a pole at the origin of the complex frequency plane (i.e., it is operative as an integrator) produced by first and second feedback capacitors C1, C3 in conjunction with first and second scaling resistors RA, RB, and by another scaling resistor R2 and a scaling capacitor C2, that ensures high dc gain and low output-voltage dc error. Additionally, a pair of zeros (e.g., one provided by the feedback resistor R1 and the feedback capacitor C1, and one provided by the first scaling resistor RA, the another scaling resistor R2, and the scaling capacitor C2) provides a desired phase boost near a power converter resonant frequency, thereby providing increased feedback loop bandwidth. Another pair of poles, provided by the feedback resistor R1, the another scaling resister R2, the first and second feedback capacitors C1, C3 and the scaling capacitor C2, sets a desired high-frequency gain margin. These poles and zeros are produced during a buck power conversion mode wherein a scaled value Vsout of the output voltage Vout is connected to a negative terminal of an error amplifier EA and a reference voltage Vref is connected to a positive terminal of the error amplifier EA.


Turning now to FIGS. 7 to 9, illustrated are graphical diagrams demonstrating exemplary operational gains of a power converter in accordance with the principles of the present invention. Beginning with FIG. 7, illustrated is a graphical diagram demonstrating a type 3 compensation gain 710 of a compensation circuit with an ideal error amplifier in a buck power conversion mode of operation and a gain limit 720 of an operational amplifier. As illustrated herein, the compensation gain 710 exhibits two zeros 730 and two poles 740. A further pole is produced at the origin of the complex frequency plane. At higher frequencies, the compensation gain 710 of the compensation circuit does not intersect the gain limit 720 of the operational amplifier.


Turning now to FIG. 8, illustrated is a graphical diagram demonstrating a compensation gain 810 of a compensation circuit with an ideal error amplifier in a boost power conversion mode of operation and the gain limit 820 of an operational amplifier. As illustrated herein, the compensation gain 810 exhibits two zeros 830 and one pole 840. Again, a further pole (e.g., a double pole) is produced at the origin of the complex plane. This occurs because in the boost power conversion mode, the resistor divider network formed by the first, second and another scaling resistors RA, RB, R2 and second scaling capacitor C2 is coupled to the positive (or non-inverting) input terminal of the operational amplifier OA as discussed in FIGS. 4 to 6, which eliminates the third pole. Accordingly, the compensation gain 810 goes beyond the gain limit 820 of the operational amplifier. As a result, the poles and zeros described above with reference to FIG. 8 are not produced, resulting in a different error amplifier gain behavior as illustrated in FIG. 9. This occurs because in the boost power conversion mode, the resistor divider network formed by the scaling resistors RA, RB, R2 and scaling capacitor C2 is coupled to the positive input terminal of the operational amplifier OA, which eliminates their frequency-dependent effects on the response of the error amplifier EA. In the boost power conversion mode, the new error amplifier gain 910 as illustrated in FIG. 9 can produce a stability problem for the power converter, especially with the use of ceramic output capacitors for the output filter capacitor Cout as introduced herein.


Turning now to FIG. 9, illustrated is a graphical diagram demonstrating the error amplifier gain 910 wherein the operational amplifier gain limit 820 intersects the error amplifier compensation gain 810. In the boost power conversion mode, the compensation gain 810 extends beyond the internal bandwidth limit of the error amplifier, which contributes directly to the gain and the phase of the compensation circuit as illustrated herein. The equivalent gain 910 of the error amplifier initiates a sharp phase lag at a frequency about half a decade below the intersection frequency Fc of the operational amplifier gain limit 820 with the compensation gain 810. The sharp phase lag adversely affects the stability of the power converter in the boost power conversion mode. A preferred way to avoid the sharp phase lag as introduced herein is to generate two zeros located at or below the intersection frequency Fc to cancel this effect.


Two added zeros are advantageously produced in an embodiment by coupling an output filter inductor in series with a capacitor forming an output filter capacitor of the power converter. A capacitor such as a ceramic capacitor has a self-resonant frequency (“SRF”), and at this frequency the capacitor generates a pair of complex zeros. For example, a 10 or 20 microfarad (“μF”) ceramic capacitor exhibits an SRF typically in the range of 700-1500 kilohertz (“kHz”). Coupling an output filter inductor in series with the output capacitor of the power converter shifts down the location of the SRF to enable the location of the pair of complex zeros to be at a frequency Fc, or at a lower frequency if desired.


Turning now to FIG. 10, illustrated is a schematic diagram of an embodiment of an output filter constructed according to the principles of the present invention. The output filter includes an output filter capacitor Cout (e.g., a ceramic capacitor) with a series-coupled output filter inductor Lc. A resistor RESR and an inductor LESL represent, respectively, the equivalent series resistance and equivalent series inductance of the output filter capacitor Cout. The equation below illustrates calculation of the inductance of the output filter inductor Lc for a desired intersection frequency Fc.







L
C

=




(


Fc
·
2






π

)

2


C
out


-

L
ESL






Turning now to FIG. 11, illustrated is a graphical diagram demonstrating an exemplary phase 1110 of an error amplifier during a boost power conversion mode of operation of a power converter, and an exemplary phase 1120 of an output filter capacitor in accordance with the principles of the present invention. Using the equation above to select an inductance of the output filter inductor enables the pair of complex zeros to cancel the effect of the sharp phase lag generated by the error amplifier as illustrated herein, resulting in a stable control response for the power converter. The added output filter inductor does not contribute significantly to the output impedance of the power converter.


Turning now to FIG. 12, illustrated is a schematic diagram of an embodiment of an output filter constructed according to the principles of the present invention. The output filter includes an output filter capacitor Cout, with a first terminal coupled to a first output terminal OUT1 of a power converter and an output filter inductor Lc coupled between a second terminal of the output filter capacitor Cout1 and a second output terminal OUT2 of the power converter. The output filter also includes another output filter inductor Lout coupled to the first terminal of the output filter capacitor Cout1. The output filter still further includes another output filter capacitor Cout2, such as a small ceramic capacitor, coupled in parallel to the output filter capacitor Cout1 and the output filter inductor Lc to provide a low impedance bypass for high frequency ripple components at the first and second output terminals OUT1, OUT2 of the power converter.


Thus, as introduced herein, inputs to an error amplifier are reversed, dependent on an output characteristic thereof, such as an output voltage, to switch between power conversion modes of operation such as a buck power conversion mode and a boost power conversion mode when an input voltage of a power converter crosses a threshold level. A resistor is coupled in series with a reference voltage to enable an error amplifier to operate with reversed inputs. A known load current, such as a current produced by an LED driver, may be employed to set a power-switching threshold for reversing the inputs to the error amplifier. An inductor may be coupled in series with an output capacitor to stabilize a feedback control loop.


Those skilled in the art should understand that the previously described embodiments of a power converter and related methods of constructing the same are submitted for illustrative purposes only. In addition, other embodiments capable of producing a power converter employable with other power switch-mode power converter topologies are well within the broad scope of the present invention. While the power converter has been described in the environment of a power converter including a controller to control an output characteristic to power a load, the power converter including a controller may also be applied to other systems such as a power amplifier, a motor controller, and a system to control an actuator in accordance with a stepper motor or other electromechanical device.


For a better understanding of power converters, see “Modern DC-to-DC Power switchmode Power Converter Circuits,” by Rudolph P. Severns and Gordon Bloom, Van Nostrand Reinhold Company, New York, N.Y. (1985) and “Principles of Power Electronics,” by J. G. Kassakian, M. F. Schlecht and G. C. Verghese, Addison-Wesley (1991). The aforementioned references are incorporated herein by reference in their entirety.


Also, although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. For example, many of the processes discussed above can be implemented in different methodologies and replaced by other processes, or a combination thereof.


Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods, and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.

Claims
  • 1. A controller, comprising: an error amplifier with first and second input terminals configured to receive one of an operating characteristic from an output of a power converter and a reference voltage of said power converter; anda switch configured to selectively cause said first and second input terminals to receive one of said operating characteristic and said reference voltage as a function of a power conversion mode control signal produced by a comparator in accordance with an input voltage of said power converter and an output voltage of said power converter, said error amplifier being responsive to said operating characteristic being greater or less than a desired value and said power conversion mode control signal indicating one of a buck power conversion mode and a boost power conversion mode.
  • 2. The controller as recited in claim 1 further comprising a sensor configured to sense said operating characteristic of said power converter.
  • 3. The controller as recited in claim 1 wherein said power conversion mode control signal is configured to select said buck power conversion mode when said input voltage is greater than said output voltage and select said boost power conversion mode when said output voltage is greater than said input voltage.
  • 4. The controller as recited in claim 1 wherein said error amplifier includes an operational amplifier including said first and second input terminals and a feedback path including at least one of a resistor and a capacitor between said first and second input terminals and an output terminal thereof.
  • 5. The controller as recited in claim 1 wherein said operating characteristic is a scaled value of said output voltage of said power converter.
  • 6. The controller as recited in claim 5 wherein said scaled value of said output voltage is produced in accordance with a resistor divider network coupled thereto.
  • 7. The controller as recited in claim 1 wherein when said power conversion mode control signal indicates said buck power conversion mode, said switch being configured to cause said first and second input terminals to receive said operating characteristic and said reference voltage, respectively, and an output of said error amplifier being configured to integrate up when said operating characteristic is less than said desired value, and when said power conversion mode control signal indicates said boost power conversion mode, said switch being configured to cause said first and second input terminals to receive said reference voltage and said operating characteristic, respectively, and said output of said error amplifier being configured to integrate down when said operating characteristic is less than said desired value.
  • 8. A method of operating a controller, comprising: providing an error amplifier including first and second input terminals;providing an operating characteristic from an output of a power converter and a reference voltage of said power converter; andselectively causing said first and second input terminals to receive one of said operating characteristic and said reference voltage as a function of a power conversion mode control signal produced by a comparator in accordance with an input voltage of said power converter and an output voltage of said power converter, said error amplifier being responsive to said operating characteristic being greater or less than a desired value and said power conversion mode control signal indicating one of a buck power conversion mode and a boost power conversion mode.
  • 9. The method as recited in claim 8 further comprising sensing said operating characteristic of said power converter.
  • 10. The method as recited in claim 8 wherein said power conversion mode control signal selects said buck power conversion mode when said input voltage is greater than said output voltage and selects said boost power conversion mode when said output voltage is greater than said input voltage.
  • 11. The method as recited in claim 8 wherein said error amplifier includes an operational amplifier including said first and second input terminals and a feedback path including at least one of a resistor and a capacitor between said first and second input terminals and an output terminal thereof.
  • 12. The method as recited in claim 8 wherein said operating characteristic is a scaled value of said output voltage of said power converter.
  • 13. The method as recited in claim 12 wherein said scaled value of said output voltage is produced in accordance with a resistor divider network coupled thereto.
  • 14. The method as recited in claim 8 wherein when said power conversion mode control signal indicates said buck power conversion mode, said switch causing said first and second input terminals to receive said operating characteristic and said reference voltage, respectively, and an output of said error amplifier integrating up when said operating characteristic is less than said desired value, and when said power conversion mode control signal indicates said boost power conversion mode, said switch causing said first and second input terminals to receive said reference voltage and said operating characteristic, respectively, and said output of said error amplifier integrating down when said operating characteristic is less than said desired value.
  • 15. A power converter, comprising: a power train including at least one power switch and configured to operate in a power conversion mode; anda controller, including: an error amplifier with first and second input terminals configured to receive one of an operating characteristic from an output of said power converter and a reference voltage of said power converter, anda switch configured to selectively cause said first and second input terminals to receive one of said operating characteristic and said reference voltage as a function of a power conversion mode control signal produced by a comparator in accordance with an input voltage of said power converter and an output voltage of said power converter, said error amplifier being responsive to said operating characteristic being greater or less than a desired value and said power conversion mode control signal indicating one of a buck power conversion mode and a boost power conversion mode.
  • 16. The power converter as recited in claim 15 wherein said power train further includes an output filter including an output filter capacitor with a first terminal coupled to a first output terminal thereof and an output filter inductor coupled between a second terminal of said output filter capacitor and a second output terminal thereof.
  • 17. The power converter as recited in claim 15 wherein said power conversion mode control signal is configured to select said buck power conversion mode when said input voltage is greater than said output voltage and select said boost power conversion mode when said output voltage is greater than said input voltage.
  • 18. The power converter as recited in claim 15 wherein said error amplifier includes an operational amplifier including said first and second input terminals and a feedback path including at least one of a resistor and a capacitor between said first and second input terminals and an output terminal thereof.
  • 19. The power converter as recited in claim 15 wherein said operating characteristic is a scaled value of said output voltage of said power converter produced in accordance with a resistor divider network coupled thereto.
  • 20. The power converter as recited in claim 15 wherein said power conversion mode control signal indicates said buck power conversion mode, said switch being configured to cause said first and second input terminals to receive said operating characteristic and said reference voltage, respectively, and an output of said error amplifier being configured to integrate up when said operating characteristic is less than said desired value, and when said power conversion mode control signal indicates said boost power conversion mode, said switch being configured to cause said first and second input terminals to receive said reference voltage and said operating characteristic, respectively, and said output of said error amplifier being configured to integrate down when said operating characteristic is less than said desired value.
US Referenced Citations (331)
Number Name Date Kind
1889398 Bishop Nov 1932 A
2600473 Brockman Jun 1952 A
3210707 Constantakes Oct 1965 A
3691497 Bailey et al. Sep 1972 A
3762039 Douglass et al. Oct 1973 A
3902148 Drees et al. Aug 1975 A
3908264 Friberg et al. Sep 1975 A
3947699 Whitmer Mar 1976 A
4016461 Roland Apr 1977 A
4101389 Uedaira Jul 1978 A
4103267 Olschewski Jul 1978 A
4187128 Billings et al. Feb 1980 A
4199743 Martincic Apr 1980 A
4433927 Cavallari Feb 1984 A
4586436 Denney et al. May 1986 A
4636752 Saito Jan 1987 A
4654770 Santurtun et al. Mar 1987 A
4668310 Kudo et al. May 1987 A
4681718 Oldham Jul 1987 A
4751199 Phy Jun 1988 A
4754317 Comstock et al. Jun 1988 A
4761725 Henze Aug 1988 A
4777465 Meinel Oct 1988 A
4801816 Merlo et al. Jan 1989 A
4808118 Wilson et al. Feb 1989 A
4847986 Meinel Jul 1989 A
4870224 Smith et al. Sep 1989 A
4912622 Steigerwald et al. Mar 1990 A
4916522 Cohn Apr 1990 A
4975671 Dirks Dec 1990 A
4982353 Jacob et al. Jan 1991 A
5056214 Holt Oct 1991 A
5059278 Cohen et al. Oct 1991 A
5096513 Sawa et al. Mar 1992 A
5118298 Murphy Jun 1992 A
5161098 Balakrishnan Nov 1992 A
5187119 Cech et al. Feb 1993 A
5245228 Harter Sep 1993 A
5258662 Skovmand Nov 1993 A
5262296 Ogawa et al. Nov 1993 A
5279988 Saadat et al. Jan 1994 A
5285369 Balakrishnan Feb 1994 A
5298845 DeBoer et al. Mar 1994 A
5345670 Pitzele et al. Sep 1994 A
5353001 Meinel et al. Oct 1994 A
5371415 Dixon et al. Dec 1994 A
5414341 Brown May 1995 A
5428245 Lin et al. Jun 1995 A
5436409 Sawada et al. Jul 1995 A
5457624 Hastings Oct 1995 A
5469334 Balakrishnan Nov 1995 A
5481219 Jacobs et al. Jan 1996 A
5484494 Oda et al. Jan 1996 A
5510739 Caravella et al. Apr 1996 A
5524334 Boesel Jun 1996 A
5541541 Salamina et al. Jul 1996 A
5548206 Soo Aug 1996 A
5561438 Nakazawa et al. Oct 1996 A
5568044 Bittner Oct 1996 A
5574273 Nakagawa et al. Nov 1996 A
5574420 Roy et al. Nov 1996 A
5578261 Manzione et al. Nov 1996 A
5592072 Brown Jan 1997 A
5594324 Canter et al. Jan 1997 A
5625312 Kawakami et al. Apr 1997 A
5689213 Sher Nov 1997 A
5692296 Variot Dec 1997 A
5783025 Hwang et al. Jul 1998 A
5787569 Lotfi et al. Aug 1998 A
5788854 Desaigoudar et al. Aug 1998 A
5796276 Phillips et al. Aug 1998 A
5802702 Fleming et al. Sep 1998 A
5807959 Wu et al. Sep 1998 A
5834691 Aoki Nov 1998 A
5835350 Stevens Nov 1998 A
5837155 Inagaki et al. Nov 1998 A
5846441 Roh Dec 1998 A
5864225 Bryson Jan 1999 A
5877611 Brkovic Mar 1999 A
5898991 Fogel et al. May 1999 A
5912589 Khoury et al. Jun 1999 A
5920249 Huss Jul 1999 A
5973923 Jitaru Oct 1999 A
5977811 Maguzzu Nov 1999 A
5998925 Shimizu et al. Dec 1999 A
6005377 Chen et al. Dec 1999 A
6060176 Semkow et al. May 2000 A
6081997 Chia et al. Jul 2000 A
6094123 Roy Jul 2000 A
6101218 Nagano Aug 2000 A
6118351 Kossives et al. Sep 2000 A
6118360 Neff Sep 2000 A
6160721 Kossives et al. Dec 2000 A
6169433 Farrenkopf Jan 2001 B1
6201429 Rosenthal Mar 2001 B1
6211706 Choi et al. Apr 2001 B1
6222403 Mitsuda Apr 2001 B1
6239509 Rader, III et al. May 2001 B1
6255714 Kossives et al. Jul 2001 B1
6262564 Kanamori Jul 2001 B1
6285209 Sawai Sep 2001 B1
6285539 Kashimoto et al. Sep 2001 B1
6288920 Jacobs et al. Sep 2001 B1
6317948 Kola et al. Nov 2001 B1
6320449 Capici et al. Nov 2001 B1
6353379 Busletta et al. Mar 2002 B1
6366486 Chen et al. Apr 2002 B1
6388468 Li May 2002 B1
6407579 Goswick Jun 2002 B1
6407594 Milazzo et al. Jun 2002 B1
6440750 Feygenson et al. Aug 2002 B1
6452368 Basso et al. Sep 2002 B1
6466454 Jitaru Oct 2002 B1
6477065 Parks Nov 2002 B2
6479981 Schweitzer, Jr. et al. Nov 2002 B2
6495019 Filas et al. Dec 2002 B1
6541819 Lotfi et al. Apr 2003 B2
6549409 Saxelby, Jr. et al. Apr 2003 B1
6552629 Dixon et al. Apr 2003 B2
6570413 Kumagai et al. May 2003 B1
6573694 Pulkin et al. Jun 2003 B2
6578253 Herbert Jun 2003 B1
6580258 Wilcox et al. Jun 2003 B2
6603291 Wheeler et al. Aug 2003 B2
6608332 Shimizu et al. Aug 2003 B2
6621256 Muratov et al. Sep 2003 B2
6624498 Filas et al. Sep 2003 B2
6639427 Dray et al. Oct 2003 B2
6649422 Kossives et al. Nov 2003 B2
6650169 Faye et al. Nov 2003 B2
6661216 Grant et al. Dec 2003 B1
6691398 Gutierrez Feb 2004 B2
6693805 Steigerwald et al. Feb 2004 B1
6731002 Choi May 2004 B2
6747538 Kuwata et al. Jun 2004 B2
6759836 Black, Jr. Jul 2004 B1
6790379 Aoki et al. Sep 2004 B2
6791305 Imai et al. Sep 2004 B2
6806807 Cayne et al. Oct 2004 B2
6808807 Anand et al. Oct 2004 B2
6815936 Wiktor et al. Nov 2004 B2
6822882 Jacobs et al. Nov 2004 B1
6828825 Johnson et al. Dec 2004 B2
6856007 Warner Feb 2005 B2
6879137 Sase et al. Apr 2005 B2
6912781 Morrison et al. Jul 2005 B2
6922041 Goder et al. Jul 2005 B2
6922044 Walters et al. Jul 2005 B2
6922130 Okamoto Jul 2005 B2
6984968 Moon Jan 2006 B2
6989121 Thummel Jan 2006 B2
6998952 Zhou et al. Feb 2006 B2
7015544 Lotfi et al. Mar 2006 B2
7019505 Dwarakanath et al. Mar 2006 B2
7020295 Hamada et al. Mar 2006 B2
7021518 Kossives et al. Apr 2006 B2
7023315 Yeo et al. Apr 2006 B2
7038438 Dwarakanath et al. May 2006 B2
7038514 Leith et al. May 2006 B2
7057486 Kiko Jun 2006 B2
7061217 Bayer et al. Jun 2006 B2
7101737 Cobbley Sep 2006 B2
7102419 Lou et al. Sep 2006 B2
7109688 Chiu et al. Sep 2006 B1
7148670 Inn et al. Dec 2006 B2
7157888 Chen et al. Jan 2007 B2
7175718 Nobutoki et al. Feb 2007 B2
7180395 Lotfi et al. Feb 2007 B2
7190150 Chen et al. Mar 2007 B2
7214985 Lotfi et al. May 2007 B2
7229886 Lotfi et al. Jun 2007 B2
7230302 Lotfi et al. Jun 2007 B2
7230316 Yamazaki et al. Jun 2007 B2
7232733 Lotfi et al. Jun 2007 B2
7235955 Solie et al. Jun 2007 B2
7236086 Vinciarelli et al. Jun 2007 B1
7244994 Lotfi et al. Jul 2007 B2
7250842 Johnson et al. Jul 2007 B1
7256674 Lotfi et al. Aug 2007 B2
7276998 Lotfi et al. Oct 2007 B2
7297631 Nair et al. Nov 2007 B2
7319311 Nishida Jan 2008 B2
7330017 Dwarakanath et al. Feb 2008 B2
7348829 Choy et al. Mar 2008 B2
7352162 Chang et al. Apr 2008 B1
7368897 Qahouq et al. May 2008 B2
7414507 Giandalia et al. Aug 2008 B2
7423508 Gardner et al. Sep 2008 B2
7426780 Lotfi et al. Sep 2008 B2
7434306 Gardner Oct 2008 B2
7462317 Lotfi et al. Dec 2008 B2
7479691 Ewe et al. Jan 2009 B2
7482795 Parto et al. Jan 2009 B2
7482796 Nishida Jan 2009 B2
7498522 Itoh Mar 2009 B2
7501805 Chen et al. Mar 2009 B2
7521907 Cervera et al. Apr 2009 B2
7522432 Shimizu Apr 2009 B2
7544995 Lotfi et al. Jun 2009 B2
7598606 Chow et al. Oct 2009 B2
7602167 Trafton et al. Oct 2009 B2
7612603 Petricek et al. Nov 2009 B1
7635910 Sinaga et al. Dec 2009 B2
7642762 Xie et al. Jan 2010 B2
7676402 Moody Mar 2010 B2
7679341 Chen Mar 2010 B2
7679342 Lopata et al. Mar 2010 B2
7688172 Lotfi et al. Mar 2010 B2
7710093 Dwarakanath et al. May 2010 B2
7714558 Wu May 2010 B2
7728573 Capilla et al. Jun 2010 B2
7733072 Kanakubo Jun 2010 B2
7746041 Xu et al. Jun 2010 B2
7746042 Williams et al. Jun 2010 B2
7786837 Hebert Aug 2010 B2
7790500 Ramos et al. Sep 2010 B2
7791324 Mehas et al. Sep 2010 B2
7791440 Ramadan et al. Sep 2010 B2
7838395 Badakere et al. Nov 2010 B2
7859233 Silva et al. Dec 2010 B1
7863869 De Stasi Jan 2011 B1
7876080 Dwarakanath et al. Jan 2011 B2
7876572 Sota Jan 2011 B2
7888926 Ishino Feb 2011 B2
7893676 Hanna Feb 2011 B2
7911294 Harada et al. Mar 2011 B2
7914808 Malaviya et al. Mar 2011 B2
7936160 Sheehan May 2011 B1
7948280 Dwarakanath et al. May 2011 B2
7948772 Tung et al. May 2011 B2
7974103 Lim et al. Jul 2011 B2
8013580 Cervera et al. Sep 2011 B2
8018315 Lotfi et al. Sep 2011 B2
8085106 Huda et al. Dec 2011 B2
8109587 Ishizaki Feb 2012 B2
8154261 Lopata et al. Apr 2012 B2
8283901 Lopata et al. Oct 2012 B2
8410769 Lopata et al. Apr 2013 B2
20010030595 Hamatani et al. Oct 2001 A1
20010033015 Corisis Oct 2001 A1
20010041384 Ohgiyama et al. Nov 2001 A1
20020024873 Tomishima et al. Feb 2002 A1
20020031032 Ooishi Mar 2002 A1
20020076851 Eden et al. Jun 2002 A1
20020135338 Hobrecht et al. Sep 2002 A1
20020153258 Filas et al. Oct 2002 A1
20020175661 Wheeler et al. Nov 2002 A1
20030062541 Warner Apr 2003 A1
20030076662 Miehling Apr 2003 A1
20030189869 Yamagata et al. Oct 2003 A1
20030232196 Anand et al. Dec 2003 A1
20040130428 Mignano et al. Jul 2004 A1
20040150500 Kiko Aug 2004 A1
20040169498 Goder et al. Sep 2004 A1
20040246077 Misu et al. Dec 2004 A1
20050011672 Alawani et al. Jan 2005 A1
20050035747 Mullett Feb 2005 A1
20050046405 Trafton et al. Mar 2005 A1
20050088216 Arndt et al. Apr 2005 A1
20050167756 Lotfi et al. Aug 2005 A1
20050168203 Dwarakanath et al. Aug 2005 A1
20050168205 Dwarakanath et al. Aug 2005 A1
20050169024 Dwarakanath et al. Aug 2005 A1
20050212132 Hsuan et al. Sep 2005 A1
20060009023 Nair et al. Jan 2006 A1
20060038225 Lotfi et al. Feb 2006 A1
20060096087 Lotfi et al. May 2006 A1
20060096088 Lotfi et al. May 2006 A1
20060097831 Lotfi et al. May 2006 A1
20060097832 Lotfi et al. May 2006 A1
20060097833 Lotfi et al. May 2006 A1
20060109072 Giandalia et al. May 2006 A1
20060132217 Lou et al. Jun 2006 A1
20060145800 Dadafshar et al. Jul 2006 A1
20060197207 Chow et al. Sep 2006 A1
20060197583 Yen et al. Sep 2006 A1
20070023892 Gauche et al. Feb 2007 A1
20070025092 Lee et al. Feb 2007 A1
20070074386 Lotfi et al. Apr 2007 A1
20070075815 Lotfi et al. Apr 2007 A1
20070075816 Lotfi et al. Apr 2007 A1
20070075817 Lotfi et al. Apr 2007 A1
20070109700 Shimogawa et al. May 2007 A1
20070120546 Hagino May 2007 A1
20070164721 Han Jul 2007 A1
20070210777 Cervera et al. Sep 2007 A1
20070246808 Ewe et al. Oct 2007 A1
20070296383 Xu et al. Dec 2007 A1
20080010075 Moody Jan 2008 A1
20080018366 Hanna Jan 2008 A1
20080079405 Shimizu Apr 2008 A1
20080090079 Fajardo et al. Apr 2008 A1
20080094114 Dwarakanath et al. Apr 2008 A1
20080106246 Dwarakanath et al. May 2008 A1
20080180075 Xie et al. Jul 2008 A1
20080258274 Sinaga et al. Oct 2008 A1
20080258278 Ramos et al. Oct 2008 A1
20080301929 Lotfi et al. Dec 2008 A1
20090004774 Lee et al. Jan 2009 A1
20090057822 Wen et al. Mar 2009 A1
20090065964 Lotfi et al. Mar 2009 A1
20090066300 Lotfi et al. Mar 2009 A1
20090066467 Lotfi et al. Mar 2009 A1
20090066468 Lotfi et al. Mar 2009 A1
20090068347 Lotfi et al. Mar 2009 A1
20090068400 Lotfi et al. Mar 2009 A1
20090068761 Lotfi et al. Mar 2009 A1
20090146297 Badakere et al. Jun 2009 A1
20090167267 Dwarakanath et al. Jul 2009 A1
20090212751 Cervera et al. Aug 2009 A1
20090224823 Gyohten et al. Sep 2009 A1
20090243571 Cook et al. Oct 2009 A1
20090261791 Lopata et al. Oct 2009 A1
20090295503 Harada et al. Dec 2009 A1
20100072816 Kenkare et al. Mar 2010 A1
20100084750 Lotfi et al. Apr 2010 A1
20100087036 Lotfi et al. Apr 2010 A1
20100110794 Kim et al. May 2010 A1
20100164449 Dwarakanath et al. Jul 2010 A1
20100164650 Abou-Alfotouh et al. Jul 2010 A1
20100212150 Lotfi et al. Aug 2010 A1
20100214746 Lotfi et al. Aug 2010 A1
20110095742 Lopata et al. Apr 2011 A1
20110101933 Lopata et al. May 2011 A1
20110101934 Lopata et al. May 2011 A1
20110101948 Lopata et al. May 2011 A1
20110101949 Lopata et al. May 2011 A1
20110181383 Lotfi et al. Jul 2011 A1
20110316501 Cervera et al. Dec 2011 A1
20120153912 Demski et al. Jun 2012 A1
20120154013 Mera et al. Jun 2012 A1
Foreign Referenced Citations (6)
Number Date Country
2 041 818 Sep 1980 GB
1072517 Mar 1989 JP
1072517 Mar 1989 JP
2-228013 Sep 1990 JP
5-314885 Nov 1993 JP
6-251958 Sep 1994 JP
Non-Patent Literature Citations (29)
Entry
Merriam-Webster Online Dictionary, http://www.merriam-webster.com/dictionary/dynamically.
Betancourt-Zamora, R.J., et al., “A 1.5 mW, 200 MHz CMOS VCO for Wireless Biotelemetry,” First International Workshop on Design of Mixed-Mode Integrated Circuits and Applications, Jul. 1997, pp. 72-74, Cancun, Mexico.
Goodman, J., et al., “An Energy/Security Scalable Encryption Processor Using an Embedded Variable Voltage DC/DC Converter,” IEEE Journal of Solid-State Circuits, Nov. 1998, pp. 1799-1809, vol. 33, No. 11, IEEE, Los Alamitos, CA.
Horowitz, P., et al., “The Art of Electronics,” Second Edition, 1989, Chapter 5: Active Filters and Oscillators, pp. 288-291, Cambridge University Press, Cambridge, MA.
Lotfi, A.W., et al., “Issues and Advances in High-Frequency Magnetics for Switching Power Supplies,” Proceedings of the IEEE, Jun. 2001, pp. 833-845, vol. 89, No. 6, IEEE, Los Alamitos, CA.
Sato, M., et al., “Influences of Molding Conditions on Die-pad Behavior in IC Encapsulation Process Analyzed by Hall Element Method,” IEEE Transactions on Advanced Packaging, Aug. 2000, pp. 574-581, vol. 23, No. 3, IEEE, Los Alamitos, CA.
“Technical Specification: PMF 8000 Series: POL Regulator, Input 10.8-13.2 V, Output 10 A/55 W,” EN/LZT 146 318 R1C, Sep. 2006, pp. 1-47, Ericsson Power Modules AB, Stockholm, Sweden.
“Linear Technology: LTC3736-1: Dual 2-Phase, No RSENSETM, Synchronous Controller with Spread Spectrum,” 2004, 28 pp., Linear Technology Corporation, Milpitas, CA.
“Automotive Grade AUIRS2016S (TR) High Side Driver with Internal Vs Recharge,” International Rectifier, Datasheet, Jan. 26, 2009, 23 pages.
“TPS40100: Midrange Input Synchronous Buck Controller with Advanced Sequencing and Output Margining,” May 2005, 37 pp., Texas Instruments Incorporated, Dallas, TX.
Barrado, A., et al., “New DC/DC Converter with Low Output Voltage and Fast Transient Response,” Proceedings of the IEEE Applied Power Electronics Conference, 2003, pp. 432-437, IEEE, Los Alamitos, CA.
Chhawchharia, P., et al., “On the Reduction of Component Count in Switched Capacitor DC/DC Converters,” IEEE, Jun. 1997, pp. 1395-1401.
Goder, D., et al., “V2 Architecture Provides Ultra-Fast Transient Response in Switch Mode Power Supplies,” Proceedings of HFPC Power Conversion, 1996, pp. 414-420.
Patella, B.J., et al., “High-Frequency Digital Controller IC for DC/DC Converters,” IEEE Proceedings of the Applied Power Electronics Conference, Mar. 10, 2002, 7 pp., IEEE, Los Alamitos, CA.
Peterchev, A.V., et al., “Quantization Resolution and Limit Cycling in Digitally Controlled PWM Converters,” IEEE Transactions on Power Electronics, Jan. 2003, pp. 301-303, vol. 18, No. 1, IEEE, Los Alamitos, CA.
Redl, R., et al., “Optimizing the Load Transient Response of the Buck Converter,” Proceedings of the IEEE Applied Power Electronics Conference, 1998, pp. 170-176, IEEE, Los Alamitos, CA.
Schoneman, G.K., et al., “Output Impedance Considerations for Switching Regulators with Current-Injected Control,” Proceedings of the 18th Annual IEEE Power Electronics Specialists Conference, Jun. 1987, pp. 324-335, IEEE, Los Alamitos, CA.
Soto, A., et al. “Analysis of the Buck Converter for Scaling the Supply Voltage of Digital Circuits,” Proceedings of the IEEE Applied Power Electronics Conference, 2003, pp. 711-717, IEEE, Los Alamitos, CA.
Soto, A., et al., “Design Methodology for Dynamic Voltage Scaling in the Buck Converter,” Proceedings of the IEEE Applied Power Electronics Conference, 2005, pp. 263-269, IEEE, Los Alamitos, CA.
Zhou, X., et al., “Improved Light-Load Efficiency for Synchronous Rectifier Voltage Regulation Module,” IEEE Transactions on Power Electronics, Sep. 2000, pp. 826-834, vol. 15, No. 5, IEEE, Los Alamitos, CA.
“Han, J., ““A New Approach to Reducing Output Ripple in Switched-Capacitor-Based Step-Down Dc-DCConverters,”” IEEE Transactions on Power Electronics, vol. 21, No. 6, Nov. 2006, pp. 1548-1555.”
“Hol Tek, ““Holtek: HT7660: CMOS Switched-Capacitor Voltage Converter,”” Nov. 30, 1999, HoltekSemiconductor, Inc., Hsinchu, Taiwan, R.O.C., 9 pages.”
IEEE, 2000, IEEE Standards 100-2000, 10.1109/IEEESTD2000.322223, pp. 1162-1163.
“L TC Corp., ““Linear Technology: L T1054: Switched-Capacitor Voltage Converter with Regulator,”” 1987, LinearTechnology Corporation, Milpitas, CA, 16 pages.”
“L TC Corp., ““Linear Technology: L TC1144: Switched-Capacitor Wide Input Range Voltage Converter withShutdown,”” 1994, Linear Technology Corporation, Milpitas, CA, 8 pages.”
“Ma, M., ““Design of High Efficiency Step-Down Switched Capacitor DC-DC Converter,”” Thesis submitted toOregon State University, May 21, 2003, pp. 1-65.”
“Maxim, ““Maxim: MAX828/MAX829 Switched-Capacitor Voltage Inverters,”” 19-0495; Rev 3; Sep. 1999, MaximIntegrated Products, Sunnyvale, CA, 8 pages.”
“NS, ““National Semiconductor: LM2665: Switched Capacitor Voltage Converter,”” Sep. 2005, NationalSemiconductor, Santa Clara, CA, 9 pages.”
Ludikhuize, A.W., “A Review of RESURF Technology,” Proceedings of IEEE ISPSD 2000, May 22, 2000, pp. 11-18.
Related Publications (1)
Number Date Country
20100164449 A1 Jul 2010 US