The present disclosure relates to a power converter with current sensing and related method for controlling the power converter.
In DC-DC conversion current sense techniques are an important aspect of the functionality for control and protection and are summarized for example by Forghani-zadeh, H. P. and G. A. Rincon-Mora (2002) in “Current-sensing techniques for DC-DC converters”, 45th IEEE Midwest Symp. Circuits Systems.
Digital schemes exist, for example Ilic, M. and D. Maksimovic (2008) “Digital Average Current-Mode Controller for DC-DC Converters in Physical Vapor Deposition Applications.” Power Electronics, IEEE Transactions on 23(3): 1428-1436; describes a system in which the design challenges relating to noise and sampling are evident. The challenges related to accurately and reliably sample current information in DC-DC conversion have led to predictive methods that obviate the need for accurate current sampling, for example: Kelly, A. and K Rinne (2004), “Sensorless current-mode control of a digital dead-beat DC-DC converter”, Applied Power Electronics Conference and Exposition, 2004. APEC '04.
Digital schemes sample the current sense signal for processing by an analog-to-digital converter (ADC). Discrete time pre-processing of the signal is also possible e.g. with a switched capacitor analog front end (AFE). The clocks involved in operation of a digital IC are typically synchronous to one another and derived from a master clock. Therefore the sampling of the current sense signal is correlated to the switching frequency. This makes the current signal particularly prone to noise and crosstalk from signals related to the master clock. The PWM switching frequency is a particular problem.
Therefore, there is a need to devise a current sense scheme that is not prone to correlated noise relative to the device master clock frequency.
The present invention relates to a switched power converter comprising means for providing a master clock and a power stage for generating an output voltage according to a switching signal and an input voltage by means of a switching element. The power stage comprises means for sensing a current and an analog to digital converter for digitizing a sensed current. The power stage further comprises means for deriving a local clock from the master clock asynchronously to control a sampling of the analog to digital converter.
The clock for clocking a compensator controlled by control law that generates a pulse width modulation (PWM) switching signal by means of PWM modulator may be derived from the master clock.
The means for deriving the local clock from the master clock asynchronously are configured to derive the local clock from the master clock such that the local clock and the master clock are de-correlated.
As the local clock clocks the sampling ADC to sample the sensed current, the sampling of the sensed current is de-correlated from the other signals of the power converter that are generated by means clocked by the master clock such as the switching signal of the power stage. De-correlated sampling of a sensed current provides superior accuracy, resolution and quality compared to prior-art methods.
The power stage further may further comprise a modulo-counter for deriving a local clock from the master clock for clocking a sampling ADC for sampling a sensed current. The sampling being performed by the local clock generated by the modulo-counter has the effect of de-correlating the sampling frequency of the ADC from the switching frequency of the switching signal. This happens because the frequency of the local clock generated by the modulo-counter is slightly offset from an integer division of the master clock.
For this purpose, the modulo-counter comprises a modulo-n-counter with modulus n that increments every time the master clock pulses to produce a mod-n-count. The modulo-counter may further comprise a modulo-m-counter with modulus m that increments by an increment every time the local clock pulses to produce a mod-m-count. A pulse of the local clock is triggered when mod-n-count and mod-m-count are equal. The moduli m and n are chosen such that modulus m is not an integer multiple of modulus n. Furthermore, the increment is chosen such that it is an integer division of modulus n, but not an integer division of modulus m. The effect of choosing m and n such that m is not an integer multiple of n is that a periodic shift by one clock cycle of the master clock occurs when triggering a next sequence of local clock cycles.
The present invention further relates to a system comprising a plurality of switched power converters as described above and means for providing a master clock. Each power stage further comprising a modulo-counter with a sequence length for deriving a local clock from the master clock asynchronously for controlling the analog to digital converter, wherein each modulo-counter is configured such that its sequence length differs from another modulo-counter.
As each converter's clocks run at a slightly different frequency, noise immunity across the system between converters is improved.
The present invention further relates to a method for controlling a power stage of a switched digital power converter. The method comprises: sensing a current for obtaining a sensed current; deriving a local clock from a master clock asynchronously such that the local clock and the master clock are de-correlated; digitizing the sensed current with an analog to digital converter being controlled by the local clock for obtaining a digitized sensed current; and using the digitized sensed current for controlling the power converter.
Reference will be made to the accompanying drawings, wherein:
The sensed current, in this example being a differential current Isense_P and Isense_N, is amplified by a programmable gain amplifier PGA 5. The ADC 2 samples the amplified current Isen for obtaining a digitized sensed current IsenQ which is further processed by filtering. The filtering comprises a sinc-filter 3 for obtaining an averaged sensed current IsenAv which is further filtered by a decimating CIC filter for obtaining a filtered averaged sensed current IsenFilt. The filtered averaged sensed current IsenFilt is used for monitoring the current.
The switched power converter comprises means for providing a master clock, for example a master clock generator 15 or just an interface for forwarding a clocking signal from an external master clock generator. Generally, all clocks are derived from the master clock, for example the clock for clocking a compensator 16 controlled by control law that generates a pulse width modulation (PWM) switching signal by means of PWM modulator 117.
The power stage further comprises a modulo-counter 1 for deriving a local clock from the master clock for clocking the ACD 2. The sampling being performed by the local clock generated by the modulo-counter has the effect of de-correlating the sampling frequency of the ADC from the switching frequency of the switching signal. This happens because the frequency of the local clock generated by the modulo-counter is slightly offset from an integer division of the master clock. For this purpose, the modulo-counter comprises a modulo-n-counter with modulus n that increments every time the master clock pulses, see counter Mod321001 with modulus n=32 in
For example, assuming a switching frequency of 500 kHz and a master clock frequency of 16 MHz, incrementing the modulo counter by increment=8 with a modulus of m=31—i.e. count=mod(count, 31), yields the following sequence from the modulo-m-counter: {0,8,16,24,1,9 . . . }; i.e. a pulse of the local clock is issued from the modulo counter on master clock counts 0,8, 16 etc. Therefore, the local clock generated by the modulo-counter is approximately 2 MHz but is de-correlated from the 16 MHz clock because its pattern only repeats over 24 sequences. A first sequence is {0, 8, 16, 24}. A second sequence is {1, 9, 17, 25}. After 24 sequences the first sequence will re-appear.
The effect of choosing m and n such that m is not an integer multiple of n in this example is that a pulse or a clock cycle of the local clock is not triggered on master clock count 32 but on master clock count 33. Therefore, a periodic shift by one clock cycle of the master clock occurs when triggering a next sequence of local clock cycles. Hence, in this example the local clock is not an integer division of 32 MHz but slightly offset, therefore, approximately 2 MHz.
The signals associated with exemplary implementation of
A pulse of the local (MOD) clock is triggered, when mod-32-count and mod-31-count are equal. The values of the mod-31-count correspond to the sub-sequences. For example, the first sub-sequence 111 consisting of pulses of the local clock occurring on master clock counts 0, 8, 16, 24 are equal to the values of the mod-31-count 0, 8, 16, 24. The second sub-sequence 112 consisting of pulses of the local clock occurring on master clock counts 33, 41, 49, 57 or taking into account the modulus of 32 on master clock counts 1, 9, 17, 25 are equal to the values of the mod 31-count 1, 9, 17, 25.The modulo-m-counter provides the benefit of de-correlated current sampling but also provides additional system benefits. Noise insensitivity may be improved when the modulo-m-counter is used to clock the voltage ADC that would be used to regulate the voltage loop used in such a DC-DC conversion system.
Furthermore, electromagnetic interference (EMI) benefits would exist in a system whereby the modulo-m counter is used to clock the PWM of the DC-DC converter with the current sense being clocked from the master clock. Moreover, several modulo counters may be employed, each being used to generate de-correlated clocks in an IC so as to minimise crosstalk between the clocks.
In a system consisting of several DC-DC converters the modulo-m-counters in each DC-DC converter could be configured differently so that they run on different sequence lengths, making each converter's clocks run at a slightly different frequency, improving noise immunity across the system between converters.
The sinc-filter comprises an integer delay stage 21, a subtract stage 22, a discrete filter 23 and a gain stage 24.
The simulations of
The output of the current sense arrangement is shown in the simulations of
Current monitoring requires a higher degree of filtering which is achieved with a filter with a larger number of taps to achieve a very high resolution. As mentioned, the resolution achievable by filtering will be limited without the de-correlated sampling method. The functional diagram of
As a decimating filter this is achieved as a CIC (Hogenauer) implementation as shown in
The division by 2M is implemented in block 85.
The differentiator does not need to be implemented explicitly and can be incorporated into the integration/decimation step by way of an integrate and reset approach as shown in
The output of this block is shown in the simulation of
The current sense scheme described herein is capable of a high resolution which is further improved by filtering.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/EP2014/061988 | 6/10/2014 | WO | 00 |
Number | Date | Country | |
---|---|---|---|
61834596 | Jun 2013 | US |