This invention relates generally to protection for a power converter. More particularly, the invention relates to protecting switching components (e.g., MOSFETs (metal oxide semiconductor field effect transistors) or IGBTs (insulated-gate bipolar transistors)) of a power converter.
One particular use of a DC/AC (direct current/alternating current) power converter, which is susceptible to a below resonant condition, is in a current generator to drive current for plasma generation in a plasma chamber processing thin films. The resonance in this environment is the pole resonance of a transfer function of a circuit made up of an output transformer of the power converter, a capacitor in series with the primary of the output transformer and the load impedance driven by the output transformer. The resonant frequency is determined by the load impedance, the leakage inductance of the transformer, and the capacitance of the capacitor.
In the DC/AC power converter two MOSFETs are connected in series. The primary of an output transformer is connected at a common node between the two MOSFETs so the pair of MOSFETs can push or pull current through the primary of the transformer during alternate ON/OFF cycles. However, during a below resonant frequency condition a MOSFET may be gated ON while the voltage across the MOSFET is high. Also, the paired MOSFET will at the same time be conducting current through its intrinsic diode. When the MOSFET biased with a high voltage turns on, it will cause the intrinsic diode in the paired MOSFET to snap off. This is referred to as a hard-driven condition for the paired MOSFET. Such a hard-driven condition can cause a MOSFET to fail over time.
In the past to prevent both MOSFETs from being hard-driven, four diodes have been added to the power converter. For each MOSFET there is an additional diode in parallel with the intrinsic diode of the MOSFET. This additional diode carries the reverse current that would otherwise be carried by the intrinsic diode of the MOSFET. Also for each MOSFET, a Schottky diode is added at the source connection to limit the reverse current through the intrinsic diode of the MOSFET. This solution to the hard-driven problem is expensive. In high power environments the high-current diodes added to protect the MOSFETs are expensive. Also, the additional high-current conductive paths are expensive because of the amount of precious metal used in the paths.
In some embodiments, the invention may be characterized as a power conversion apparatus that includes switching components configured to create an alternating current; a preemptive detector arranged and configured to provide, in advance of the alternating current reaching a zero-crossing, a control signal responsive to the alternating electrical current approaching the zero-crossing; and a controller configured, at least in part, to change a state of the switching components before the zero crossing, in response to the control signal.
In accordance with other aspects, the present invention relates to a method for converting power that includes creating an alternating current with at least two switches; producing a current signal that is indicative of the alternating current; shifting a phase of the current signal so as to generate a phase-shifted-current-signal that has zero-crossings that occur before zero-crossings of the current signal; and altering, responsive to the phase-shifted-current-signal approaching a zero-crossing, a state of the switches before the alternating current reaches a zero-crossing.
These and various other features as well as advantages, which characterize the present invention, will be apparent from a reading of the following detailed description and a review of the associated drawings.
Various objects and advantages and a more complete understanding of the present invention are apparent and more readily appreciated by reference to the following Detailed Description and to the appended claims when taken in conjunction with the accompanying Drawings wherein:
In the system of
Power generator 10 includes a rectifier 16, power converter 18 and optional rectifier 20. Rectifier 16 converts AC power from line power source 14 into DC power supplied to power converter 18. This DC power from rectifier 16 is not sufficiently stable to be directly applied to the plasma chamber 12. Power converter 18 receives the DC power from rectifier 16 and generates a very clean and stable AC power. Power converters are also referred to as inverters. The structure and operation of power converter 18 is described hereinafter with reference to
The square wave signal from VCO 22 controls the timing of ON and OFF gate pulses to enable the gate of each MOSFET. The square wave signal is operated on by gate drive logic located inside the derivative gate drives 40 and 50 to produce these gate pulses. Each gate pulse has a length substantially equal to one half of the ringing period of the wiring inductance to and the gate capacitance of the MOSFET. A gate pulse length of one half ringing period is preferable to reduce gate drive power. In switching the pair of MOSFETS in the power circuit 28, a first MOSFET will receive an ON gate pulse and a second MOSFET will receive an OFF gate pulse derived from the rising edge of the square wave. Conversely, the second MOSFET will receive an ON gate pulse and the first MOSFET will receive an OFF gate pulse derived from the falling edge of the square wave. The ON gate pulse is started a “dead time” or delay time after the OFF gate pulse. The dead time prevents cross-conduction between the two MOSFETs, i.e. both MOSFETs being ON at the same time.
DC voltage, VBUSS, is supplied from rectifier 16 to AC power circuit 28 and protection circuits 42 and 52. This voltage VBUSS from rectifier 16 is a bias voltage for the switches in the power circuit 28 and is the DC power to be converted to AC power. As described above the switches in many embodiments are a pair of MOSFETs, but depending on the power application in alternative embodiments, the switches might be IGBTs. Each MOSFET of the pair of MOSFETs in power circuit 28 is gated by the ON and OFF gate pulses from its associated derivative gate drive 40 or 50. To protect the MOSFETs from being hard-driven during a below resonant frequency condition, protection circuits 42 and 52 can block, intercept, short out, disable, or otherwise prevent the ON gate pulses generated by gate drives 40 and 50 respectively from reaching the gate of their associated MOSFET. One embodiment for power circuit 28 and protection circuits 42 and 52 is illustrated in
In
Controller 30 also receives current feedback from the primary winding of the output transformer. This primary winding current is used along with the VCO controlled frequency in a phase/frequency detector to detect below resonance operating condition. When the below resonance condition is detected, controller 30 increases the controlled frequency from VCO 22 to return the power converter to above resonance condition.
The operation of the circuits in
For ease of cross-reference between
In the operation of switches S1 and S2 in
Above Resonance Condition
During an above resonance condition the ON gate pulses are early relative to the transformer current ITR zero crossovers. Referring now to
At time T2 when transformer current ITR goes through zero crossover 102 and becomes negative, intrinsic diode D2 becomes nonconducting. Power switch S2, which has already been gate enabled at time T1, turns ON at time T2 to conduct current ITR. The current flow through S2 is now a forward current flow from source to drain. The negative transformer current ITR flows from the primary winding 46a of transformer 46 toward the common node 48. The current flow is from +VBUSS through capacitor 82, primary winding 46a, and power switch S2 to ground.
At time T3, derivative gate drive 50 generates an OFF gate pulse that disables gate G2 of power switch S2, and S2 turns OFF. Current ITR has reached its maximum negative value and starts to decrease in magnitude. Also at time T3, intrinsic diode D1 of power switch S1 turns ON to satisfy the negative current demand of primary winding 46a. The current flow is now from ground through capacitor 84, primary winding 46a and intrinsic diode D1. Further at time T3 plus the dead time, an ON gate pulse from derivative gate drive 40 enables gate G1 of power switch S1. Since intrinsic diode D1 is conducting reverse current through S1, and the voltage across power switch S1 from source to drain is near zero, S1 does not switch ON. At time T4, when the current ITR goes through zero crossover 104, power switch S1 is turns ON, and intrinsic diode D1 becomes nonconducting. This cycle repeats as long as the power converter remains in an above resonance condition.
Below Resonance Condition
A below resonance condition is caused by the change of load impedance attached to the output winding 46b of transformer 46 in
Referring now to
During this below resonant condition power switch S1 stays ON until the current ITR goes negative through zero crossover 112. From time T0 to T2 the current flow is from +VBUSS through S1, primary winding 46a and capacitor 84. After time T2, where the transformer current ITR goes through zero crossover 112, intrinsic diode D1 turns ON to satisfy the negative current flow demanded by the inductance of transformer 46. The voltage across power switch S1 is substantially zero, and S1 turns OFF while intrinsic diode D1 satisfies the reverse current flow through S1. The voltage at node 48 approaches +VBUSS, and now the current flow is from ground through capacitor 84, primary winding 46a and intrinsic diode D1 in power switch S1.
At time T2.6 there is a falling edge of square wave SW from VCO 22 (
In protection circuit 52, shorting switch 70 across the output of the derivative gate drive 50 can be turned ON to short out the ON gate pulse and thereby intercept, block, prevent or disable the ON gate pulse from reaching the gate of power switch S2. Shorting switch 70 may be a MOSFET, but this is not required. To initiate the blocking operation, the voltage at node 48 is divided across capacitors 78 and 74. When the voltage across capacitor 74 exceeds the threshold voltage VTH for shorting switch 70, shorting switch 70 will turn ON. While shorting switch 70 is ON, any gate pulses at the output of derivative gate drive 50 are shorted out. In particular shorting switch 70 is gated ON immediately when intrinsic diode D1 becomes conductive and stays ON until after the ON gate pulse from derivative gate drive 50 expires. The duration Td of the ON conductive state for shorting switch 70 is equal to the time for the voltage at the gate of shorting switch 70 to decay from a maximum voltage limited by bidirectional zener diode 72 to a voltage below VTH and is given by the expression:
Td=R76C[ln(VMAX/VTH)]
In protection circuit 52, the bidirectional zener diode 72 limits the voltage applied to gate 71 of shorting switch 70 to a safe range. Bidirectional zener diode 72 also sets the maximum voltage VMAX from which the gate signal decays to time out the shorting operation performed by switch 70. The threshold voltage VTH for gate 71 of shorting switch 70 and the circuit element values depend on the power requirements of the application. For example, if VTH is 5.6 volts and the +VBUSS is +620 volts, capacitor 78 could be 10 picofarads and capacitor 74 could be 1000 picofarads to provide a 6.2 volts across capacitor 74. However, the limit range for the bidirectional zener diode might be 5.0 volts to 6.0 volts. If the maximum voltage VMAX allowed by bidirectional zener diode 72 is 6.0 volts, the voltage applied to gate 71 to turn the gate ON will be 6.0 volts. The resistance for resistor 76 would be chosen so that gate 71 of shorting switch 70 is enabled from the time shorting switch 70 switches ON, when intrinsic diode D1 became conductive, until the ON gate pulse generated by derivative gate drive 50 expires.
After time T2.6 in
At time T4.0 transformer current ITR goes positive through zero crossover 114 while the current continues to ring through transformer 46 and capacitor 82 or 84. When the current goes positive, intrinsic diode D1 becomes non-conductive and intrinsic diode D2 becomes conductive. The square wave SW from VCO 22 has a rising edge at time T4.3 indicating the controlled frequency of the VCO is increasing. The rising edge triggers the generation of an OFF gate pulses from derivative gate drive 50 and an ON gate pulse from derivative gate drive 40, but these gate pulses are late relative to the current ITR zero crossing 114 at time T4. As a result, power switch S2 would be hard-driven if the ON gate pulse from derivative gate drive 40 were not shorted by shorting switch 60.
Protection circuit 42 operates in the same manner as just described above for protection circuit 52. In this situation where protection circuit 42 is active, intrinsic diode D2 is conducting. Therefore, node 48 is near ground i.e. substantially at zero volts, and the voltage across series-connected capacitors 68 and 64 is +VBUSS. The voltage across capacitor 64 enables gate 61 of shorting switch 60, and shorting switch 60 shorts out the ON gate pulse from derivative gate drive 40.
At time T4.3 there is a rising edge of square wave SW from VCO 22 (
In protection circuit 42, shorting switch 60 across the output of the derivative gate drive 40 is turned ON to short out the ON gate pulse and thereby intercept, block, prevent or disable the ON gate pulse from reaching the gate of power switch S1. To accomplish this, the +VBUSS voltage across power switch S1 is divided across capacitors 68 and 64.
When the voltage across capacitor 64 exceeds the threshold voltage VTH of gate 61 of shorting switch 60, shorting switch 60 will turn ON. While shorting switch 60 is ON, any gate pulses at the output of derivative gate drive 40 are shorted out. In particular shorting switch 60 is gated ON from the time intrinsic diode D2 becomes conductive until after the ON gate pulse from derivative gate drive 40 expires.
The operation of elements in protection circuit 42 is the same as their counterpart elements in protection circuit 52. Likewise the exemplary element values and voltages across the elements are the same in both protection circuits.
After time T4.3 in
In another embodiment (not shown), shorting switches 60 and 70 in
In yet another embodiment, a protection circuit would pass a disable signal back to its associated derivative gate drive. The disable signal would disable the generation of the ON gate pulse in the derivative gate drive. The timing and duration of the disable signal would be the same as the shorting interval that shorting switch 60 or 70 is ON as described in the embodiment of
In still another embodiment of the invention,
Gate Pulse/Crossover test operation 124 compares the timing of a ON gate pulse event against the timing of current ITR zero crossover event. The ON gate pulse event being tested is the event generating an ON gate pulse for a power switch S1 or S2 that is presently non-conducting or OFF. If the ON gate pulse event is before the current ITR zero crossover, the operation flow will branch NO to RETURN connector 130. If the ON gate pulse event is after the zero crossover event, the operation flow branches YES to advance operation 126 and prevent module 128.
Advance operation 126 increases the controlled frequency of the square wave SW. Increasing the controlled frequency of the square wave SW advances the timing of the ON and gate pulses. Accordingly, the ON gate pulses will advance until they occur prior to the ITR zero crossover points. As described above, this moves the condition of the AC power circuit 28 (
Prevent module 128 blocks the ON gate pulse from reaching the gate of the power switch that is OFF and paired with a power switch that is reverse-conducting. The reverse-conducting switch in this situation is the switch whose intrinsic diode is conducting. This reverse-conducting switch is also the switch that would be hard-driven and damaged if its paired power switch turned on. The operational flows of alternative embodiments of the prevent operation 128 are shown in
In
As described in
When intercept operation 136 is activated to intercept the ON gate pulse, it will continue to do so from the time+VBUSS is detected until the ON gate pulse expires. The expiration of the ON gate pulse is detected by expire test operation 138. So long as the gate pulse has not expired, the operation flow will branch NO from expire test operation back to intercept operation 136. When the expiration of the gate pulse is detected by expire test operation 138, the operation flow branches YES from expire test operation 138 to RETURN connector 140. This completes the operational flow of one embodiment of prevent module 128 in
Referring next to
The preemptive detector 980 in this embodiment generally operates to anticipate a zero crossing of the primary current of the transformer before any zero-crossing occurs. And in response to an anticipated zero-crossing, the preemptive detector 980 provides a control signal 982 to the controller 930, which operates in this embodiment to control the VCO 922 so as to preempt a below resonance condition from occurring.
More specifically, the controller 930 in this embodiment takes over frequency control and the VCO 930 becomes a slave of the controller 930; thus the controller 930 may prompt the VCO to move to the next cycle so that the state of the switches (e.g., switches S1, S2 depicted in
As a consequence, the conditions that occur during a below resonance condition (e.g., ON gate pulses to the switches are late relative to the transformer current ITR zero crossovers) are prevented from occurring in the first place, which may obviate the need for the protection circuits 42, 52.
Referring next to
In operation, it is contemplated that the preemptive detector 1080 prevents a below resonant condition from occurring in the first place, but under extreme conditions (e.g., ITR noise prevents proper operation of the preemptive detector 1080) a below resonance condition may occur notwithstanding the preemptive detector 1080. In these extreme conditions, the protection circuits 1042, 1052 help to prevent damage to AC power circuits 28.
Referring next to
In operation, current following through the primary of an output transformer is sensed (e.g., with a current transducer) and converted to the input signal 1102 (e.g., a voltage that is indicative of current ITR), which is generally sinusoidal, but the input signal 1102 may often have noise and other imperfections. The filter 1100 in this embodiment adds a differential portion to the existing sinusoidal input signal 1102 to create a phase shift into the future so as to allow detection of the zero crossing before it happens. In one embodiment for example, the filter 1100 creates a phase shift of 90 degrees towards the future.
In addition, in many variations of this embodiment, the filter 1100 includes a high pass filter so that the phase shifted signal is limited with a filter frequency in a range that is slightly below the frequency of ITR. In this way, distortions that may interfere with the detection of the zero-crossings of ITR are filtered out.
The discriminator 1106 in this embodiment then receives the signal 1104 (e.g., a time-shifted and filtered version of signal 1102) and provides an output 1182 if the signal 1104 crosses a window that is defined by a positive and negative value. For example, the first time the signal 1104 crosses the window boundary defined by the negative value from the bottom or crosses the window boundary from the top that is defined by a positive value, it is assumed that a zero crossing has occurred, and the output 1182 of the discriminator 1106 will change state so as to initiate as state change of the switches (e.g., switches S1, S2) before a zero crossing in ITR has actually occurred.
Referring next to
Also depicted in
Referring next to
As shown in
While the invention has been particularly shown and described with reference to multiple embodiments thereof, it will be understood by those skilled in the art that various other changes in the form and details may be made therein without departing form the spirit and scope of the invention.
This application is a continuation of U.S. application Ser. No. 12/647,466, filed Dec. 26, 2009 entitled Preemptive Protection for a Power Converter, which is a continuation-in-part of U.S. application Ser. No. 12/114,494 entitled Protection Method, System, and Apparatus for a Power Converter, filed May 2, 2008 (now U.S. Pat. No. 7,791,912).
Number | Name | Date | Kind |
---|---|---|---|
4088018 | Anderson et al. | May 1978 | A |
4191992 | Johannessen | Mar 1980 | A |
4304407 | Ashe | Dec 1981 | A |
4323329 | Chlad | Apr 1982 | A |
4469719 | Martin | Sep 1984 | A |
4737169 | Bossard | Apr 1988 | A |
5165049 | Rotman | Nov 1992 | A |
5325258 | Choi et al. | Jun 1994 | A |
5535906 | Drummond | Jul 1996 | A |
5576939 | Drummond | Nov 1996 | A |
5596465 | Honda et al. | Jan 1997 | A |
5627738 | Lubomirsky | May 1997 | A |
5781418 | Chang et al. | Jul 1998 | A |
5818670 | Ahn | Oct 1998 | A |
5930132 | Watanabe et al. | Jul 1999 | A |
6016257 | Chang et al. | Jan 2000 | A |
6256179 | Yamada et al. | Jul 2001 | B1 |
6618276 | Bennett | Sep 2003 | B2 |
6718272 | Fisk et al. | Apr 2004 | B1 |
6821477 | Saitoh et al. | Nov 2004 | B2 |
6884467 | Booker et al. | Apr 2005 | B2 |
6884634 | Suzuuki et al. | Apr 2005 | B2 |
6885567 | Lincoln et al. | Apr 2005 | B2 |
6909620 | Park et al. | Jun 2005 | B2 |
7019507 | Dittmer et al. | Mar 2006 | B1 |
7031128 | Nam | Apr 2006 | B2 |
7081598 | Ilic et al. | Jul 2006 | B2 |
7088594 | Sase et al. | Aug 2006 | B2 |
7105075 | Ilic et al. | Sep 2006 | B2 |
7113379 | Matsumoto | Sep 2006 | B2 |
7180758 | Lincoln et al. | Feb 2007 | B2 |
7303982 | Al-Bayati et al. | Dec 2007 | B2 |
7304438 | Kishinevsky | Dec 2007 | B2 |
7305311 | van Zyl | Dec 2007 | B2 |
7320734 | Collins et al. | Jan 2008 | B2 |
7353771 | Alexander et al. | Apr 2008 | B2 |
7397676 | Lincoln et al. | Jul 2008 | B2 |
7791912 | Walde | Sep 2010 | B2 |
8391025 | Walde et al. | Mar 2013 | B2 |
20010021422 | Yamakoshi et al. | Sep 2001 | A1 |
20040219874 | Karadia | Nov 2004 | A1 |
20050219875 | Millner et al. | Oct 2005 | A1 |
20060054601 | Ilic et al. | Mar 2006 | A1 |
20060215064 | Dawson et al. | Sep 2006 | A1 |
20060241879 | Zyl | Oct 2006 | A1 |
20070295272 | Padhi et al. | Dec 2007 | A1 |
20080011424 | Yin et al. | Jan 2008 | A1 |
20080020574 | Marakhtanov | Jan 2008 | A1 |
20080026597 | Munro et al. | Jan 2008 | A1 |
20080029484 | Park et al. | Feb 2008 | A1 |
20090273954 | Walde | Nov 2009 | A1 |
Number | Date | Country |
---|---|---|
07264876 | Oct 1995 | JP |
Entry |
---|
Barkhordarian, Vrej, “Power MOSFET Basics”, pp. 13, Webpage found at http://www.irf.com/technical-info/appnotes/mosfet.pdf downloaded May 20, 2013, Published in: US. |
Behm, Harry R., “Office Action re U.S. Appl. No. 12/647,466”, Jun. 27, 2012, pp. 30, Published in: US. |
Behm, Harry R., “Final Office Action re U.S. Appl. No. 12/647,466”, Oct. 17, 2012, pp. 9, Published in: US. |
O'Dowd, Sean R., “Response to Office Action re U.S. Appl. No. 12/647,466”, Sep. 27, 2012, pp. 7, Published in: US. |
O'Dowd, Sean R., “Response to Final Office Action re U.S. Appl. No. 12/647,466”, Oct. 20, 2012, pp. 6, Published in: US. |
Wee, Jae Woo, “PCT International Search Report re Application No. PCT/US09/042576”, Dec. 18, 2009, pp. 3, Published in: PCT. |
Linder, Nora, “International Preliminary Report on Patentability re Application No. PCT/US09/042576”, Nov. 11, 2010, pp. 5, Published in: WO. |
Wittmann-Regis, Agnes, “International Preliminary Report on Patentability re Application No. PCT/US09/069575”, Jul. 7, 2011, pp. 7, Published in: WO. |
Dixit, Arpit, “PCT International Search Report re Application No. PCT/US09/069575”, Mar. 29, 2010, pp. 3, Published in: PCT. |
Wikipedia, “Schottky Diode”, Webpage found at http://en.wikipedia.org/wiki/Schottky—diode downloaded May 20, 2013, Published in: US, 5 pages. |
Wikipedia, “Power MOSFET”, pp. 10, Webpage found at http://en.wikipedia.org/wiki/Power—MOSFET downloaded May 20, 2013, Published in: US. |
Wikipedia, “Insulated-Gate Bipolar Transistor”, pp. 6, Webpage found at http://en.wikipedia.org/wiki/Insulated-gate—bipolar—transistor downloaded May 20, 2013, Published in: US. |
Number | Date | Country | |
---|---|---|---|
20140043881 A1 | Feb 2014 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12647466 | Dec 2009 | US |
Child | 13758092 | US |