The present disclosure contains subject matter related to that disclosed in Japanese Priority Patent Application No. 2014-063981 filed with the Japan Patent Office on Mar. 26, 2014, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present disclosure relates to a power converting apparatus, a control device of the power converting apparatus, and a control method of the power converting apparatus.
2. Description of the Related Art
Conventionally, there has been known, as a power converting apparatus, a matrix converter which directly converts a power of an AC power source into an AC power having a certain frequency and voltage, or a regenerative converter which performs power regeneration to the AC power source.
The power converting apparatus has a switching element such as a semiconductor switch, and performs the power conversion by switching the switching element. Accordingly, there may occur harmonic noise caused by the switching. Therefore, in the power converting apparatus, a filter may be provided on the input side.
In the case where the filter is provided on the input side, distortion may occur in the input current due to the resonance caused by a reactor and a capacitor constituting the filter. As a method of suppressing such distortion, for example, there is a technique of extracting an oscillation component included in the output current and adjusting an output current command on the basis of the oscillation component (see, e.g., International Application Publication No. WO2013/080744).
In accordance with an aspect, there is provided a power converting apparatus including: a power converter provided between an AC power source and a load; a controller configured to control an output voltage of the power converter to perform a power conversion control between the AC power source and the load; and a filter provided between the AC power source and the power converter. The controller includes a command generator configured to generate an output voltage command; an estimator configured to estimate the output voltage based on an output current of the power converter; a voltage error calculator configured to calculate a voltage difference between the output voltage command and the estimated output voltage; and an output voltage controller configured to control the output voltage to suppress a resonance of the filter based on the voltage difference.
Hereinafter, a power converting apparatus, a control device of the power converting apparatus, and a control method of the power converting apparatus in accordance with embodiments of the present disclosure will be described in detail with reference to the accompanying drawings. Further, a description will be made using a matrix converter as an example of the power converting apparatus. However, the present disclosure is not limited to the embodiments.
The AC power source 2 is, for example, a power system. The load 3 is, for example, an AC motor or AC generator. In the following description, the R phase, the S phase and the T phase of the AC power source 2 are referred to as “input phases,” and the U phase, the V phase and the W phase of the load 3 are referred to as “output phases.”
The power converting apparatus 1 includes input terminals Tr, Ts, and Tt, output terminals Tu, Tv, and Tw, a power conversion unit (e.g., a power converter) 10, a filter 11, an input voltage detection unit 12, an output current detection unit (e.g., a current detector) 13, and a control unit (e.g., a controller or a control device) 20.
The power conversion unit 10 includes a plurality of bidirectional switches Sru, Ssu, Stu, Srv, Ssv, Stv, Srw, Ssw and Stw (hereinafter sometimes collectively referred to as “bidirectional switch Sw”) connecting each phase of the AC power source 2 and each phase of the load 3.
The bidirectional switches Sru, Ssu, and Stu connect the R phase, the S phase and the T phase of the AC power source 2 with the U phase of the load 3, respectively. The bidirectional switches Srv, Ssv and Stv connect the R phase, the S phase and the T phase of the AC power source 2 with the V phase of the load 3, respectively. The bidirectional switches Srw, Ssw and Stw connect the R phase, the S phase and the T phase of the AC power source 2 with the W phase of the load 3, respectively.
The bidirectional switch Sw may have any configuration without being limited to the configuration shown in
Each of the switching elements Q1 and Q2 is a semiconductor switching element such as a metal-oxide-semiconductor field-effect transistor (MOSFET) or an insulated gate bipolar transistor (IGBT). Further, each of the switching elements Q1 and Q2 may be, e.g., a wide band gap semiconductor containing gallium nitride (GaN) or silicon carbide (SiC). If each of the switching elements Q1 and Q2 is, e.g., a reverse blocking type IGBT, the diodes D1 and D2 may not be provided.
Gate signals S1 to S9 are inputted to the gates of the switching elements Q1 of the bidirectional switches Sru, Ssu, Stu, Srv, Ssv, Sty, Srw, Ssw and Stw. Gate signals S10 to S18 are inputted to the gates of the switching elements Q2 of the bidirectional switches Sru, Ssu, Stu, Srv, Ssv, Stv, Srw, Ssw and Stw.
Returning to
The filter 11 is an LC filter including three reactors Lr, Ls and Lt and three capacitors Crs, Cst and Ctr. The reactors Lr, Ls and Lt are connected between the R phase, the S phase and the T phase of the AC power source 2 and the power conversion unit 10, respectively.
Each of the capacitors Crs, Cst and Ctr is connected between two different input phases. Specifically, the capacitor Crs is connected between the R phase and the S phase, the capacitor Cst is connected between the S phase and the T phase, and the capacitor Ctr is connected between the T phase and the R phase. Further, the filter 11 is not limited to the configuration shown in
The input voltage detection unit 12 detects instantaneous voltages Vr, Vs and Vt (hereinafter, referred to as “input phase voltages Vr, Vs and Vt”) of the R phase, the S phase and the T phase of the AC power source 2, respectively, which are inputted to the power conversion unit 10 from the AC power source 2. In the following description, the input phase voltages Vr, Vs and Vt may be referred to as “input phase voltage Vrst.” Further, respective currents Ir, Is and It of the R phase, the S phase and the T phase of the AC power source 2 may be referred to as “input phase current Irst” or “input current Iin.”
The output current detection unit 13 detects instantaneous currents Iu, Iv and Iw (hereinafter, referred to as “output phase currents Iu, Iv and Iw”) of the currents flowing between the power conversion unit 10 and the U phase, the V phase and the W phase of the load 3, respectively. Further, the output current detection unit 13 detects the current by using, e.g., a Hall element that is a magneto-electric transducer.
In the following description, the output phase currents Iu, Iv and Iw may be referred to as “output phase current Iuvw” or “output current Io.” Further, respective voltages Vu, Vv and Vw which are outputted to the U phase, the V phase and the W phase of the load 3 from the power conversion unit 10 (hereinafter, referred to as “output phase voltages Vu, Vv and Vw”) may be referred to as “output phase voltage Vuvw” or “output voltage Vo.”
The control unit 20 performs the power conversion control between the AC power source 2 and the load 3 by controlling the power conversion unit 10. The control unit 20 has a power running operation mode and a regenerative operation mode as operation modes to be executed.
In the power running operation mode, the control unit 20 controls the power conversion unit 10 such that a three-phase AC power supplied through the input terminals Tr, Ts and Tt from the AC power source 2 is converted into a three-phase AC power of an arbitrary voltage and frequency and outputted from the output terminals Tu, Tv, and Tw to the load 3.
In the regenerative operation mode, the control unit controls the power conversion unit 10 such that a regenerative power supplied through the output terminals Tu, Tv, and Tw from the load 3 is converted into a three-phase AC power of a voltage and frequency of the AC power source 2 and supplied from the input terminals Tr, Ts and Tt to the AC power source 2.
The control unit 20 estimates the output phase voltage Vuvw on the basis of the output phase current Iuvw, and obtains an output voltage error ΔVuvw which is a difference between the estimated output phase voltage Vuvw and an output phase voltage command Vuvw*. The control unit 20 controls the output phase voltage Vuvw of the power conversion unit 10 so as to suppress the resonance of the filter 11 based on the output voltage error ΔVuvw. Accordingly, power conversion between the AC power source 2 and the load 3 is performed while suppressing the resonance of the filter 11. Hereinafter, the resonance suppression control of the control unit 20 will be described in more detail.
Vg: Output voltage of the AC power source 2
Ig: Output current of the AC power source 2
L: Inductance of the reactors Lr, Ls and Lt
R: Resistance of the damping resistor
C: Capacitance of the capacitors Crs, Cst and Ctr
Ic: Current (capacitor current) flowing through the capacitors Crs, Cst and Ctr
Vc: Terminal voltage (capacitor voltage) of the capacitors Crs, Cst and Ctr
From
A transfer function of the following equations (2) and (3) is established from the above equation (1).
In the above equations (2) and (3), if Rd=0 is satisfied, that is, a damping term does not exist, the resonance of the filter 11 is not suppressed.
From the above equation (4), it can be seen that it is possible to suppress the resonance of the filter 11 by feeding one of the following currents (a) to (c) back to the input current Iin:
(a) current including an integral term of the capacitor current Ic
(b) current proportional to the capacitor voltage Vc
(c) current including a derivative term of the source current Ig.
Since the input side and the output side of the power converting apparatus 1 are combined by the active power, the oscillation component ΔVc (hereinafter sometimes referred to as “resonance component ΔVc”) of the capacitor voltage Vc generated by the resonance of the filter 11 may be estimated based on an output voltage error A∇o that is the oscillation component of the output voltage Vo. Therefore, the control unit 20 estimates the output voltage error ΔVo, and suppresses the resonance of the filter 11 by feeding the current proportional to the estimated output voltage error ΔVo back to the input current Iin.
Here, a relationship between the input and output of the power conversion unit 10 can be expressed by the following equation (5) using duty ratios dur, dus, dut, dvr, dvs, dvt, dwr, dws, and dwt of the bidirectional switches Sru, Ssu, Stu, Srv, Ssv, Stv, Srw, Ssw, and Stw.
From the above equation (5), the oscillation component ΔVc of the capacitor voltage Vc can be expressed by the following equation (6).
ΔVc=D−1ΔV0 (6)
The estimated value of the output voltage error ΔVo (hereinafter sometimes referred to as “output voltage error estimation ΔVô”) can be estimated from the output current Io and an output voltage command Vo*, for example, as shown in the following equation (7). Further, “Gf” is a transfer function of the filter extracting the resonance component.
ΔV0=Gf(LsI0−V0*) (7)
The differentiator 71 calculates the output voltage estimation Vô by differentiating the output current Io and multiplying the reactance L. The subtractor 72 calculates an output voltage error estimation ΔVo1̂ by subtracting the output voltage command Vo* from the output voltage estimation Vô.
The high-pass filter 73 has a cut-off frequency lower than the resonance frequency of the filter 11 to reduce a difference between the output voltage error estimation ΔVô and the resonance frequency component of the filter 11 included in the output voltage error estimation ΔVo1̂. Further, the low-pass filter 74 has a cut-off frequency higher than the resonance frequency of the filter 11 to remove noise included in the output voltage error estimation ΔVo1̂ which is outputted as the output voltage error estimation ΔVô.
From the above equations (6) and (7), the oscillation component ΔVc of the capacitor voltage Vc can be expressed as the following equation (8).
ΔVc=D−1ΔV0=D−1Gf(LsI0−V0*) (8)
In addition, a relationship between a resonance component ΔIin of the input current Iin caused by the filter 11 and an oscillation component ΔIo (hereinafter sometimes referred to as “resonance component ΔIo”) of the output current Io necessary for compensation can be expressed by using an input-output matrix D as the following equation (9).
ΔI0=(DT)−1ΔIin (9)
When feeding the current proportional to the capacitor voltage Vc back to an input current command Iin*, the above equation (9) can be expressed as the following equation (10). In the following equation (10), “Kd” is a proportional coefficient, which corresponds to the “Kvc” shown in
ΔI0=(DT)−1ΔIin=(DT)−1KdΔVc (10)
Therefore, from the above equations (8) and (10), a relationship between the resonance component ΔVc of the capacitor voltage Vc and the current and voltage of the output side can be expressed as the following equation (11).
ΔI0=(DT)−1KdΔVc=(DT)−1Kd{D−1Gf(LsI0−V0*)}={(DT)−1D−1}Kd{Gf(LsI0−V0*)} (11)
If an input power factor of the power converting apparatus 1 is set to “1”, Vrst=K×Irst is established. Therefore, it is possible to derive the following equation (12) from the equation (5). In the following equation (12), “K” is an input impedance, which is a positive value in the case of the power running operation mode, and a negative value in the case of the regenerative operation mode.
V
uvw
=DV
rst
=DKI
rst
=DK(DTIuvw)=K(DTT)Iuvw (12)
From the above equation (12), it can be seen that “K(DDT)” is equivalent to the output impedance. If the load 3 is an AC motor, the inductance Lo of the AC motor is dominant in the output impedance at the resonance frequency of the filter 11. Thus, “K(DDT)” can be approximated as in the following equation (13). In the following equation (13), “P” is a differential operator.
Thus, “(DT)−1D−1” in the equation (11) can be approximated as in the following equation (14).
Thus, from the above equation (14), the equation (11) can be expressed as the following equation (15).
As can be seen from the above equation (15), it is possible to suppress the resonance of the filter 11 by controlling the output current Io. However, if the resonance frequency of the filter 11 is higher than a current control band, the resonance suppression by the control of the output current Io may be difficult.
Therefore, the power converting apparatus 1 according to the present embodiment suppresses the resonance of the filter 11 by controlling the output voltage Vo instead of the output current Io. From the above equation (15), a relational expression of the output voltage Vo can be expressed as the following equation (16).
Hereinafter, a configuration of the control unit 20 that suppresses the resonance of the filter 11 on the basis of the output voltage error ΔVo will be described in detail.
As shown in
The command generator 21 has, e.g., a proportional integral (PI) controller. The command generator 21 generates an output phase voltage command Vuvw* (an example of an output voltage command) such that a deviation between an output phase current command (output current command) Iuvw* inputted to the command generator 21 and an output phase current Iuvw becomes zero. The output phase current command Iuvw* includes output phase current commands Iu*, Iv* and Iw* of the U phase, the V phase and the W phase, and the output phase voltage command Vuvw* includes output phase voltage commands Vu*, Vv* and Vw* of the U phase, the V phase and the W phase.
The damping controller 22 adjusts the output phase voltage command Vuvw* by an output voltage compensation Vuvw_cmp which is generated on the basis of the output phase current Iuvw, and outputs an output phase voltage command Vuvw1* thus adjusted to the switch driver 23. The damping controller 22 includes an estimator 24, a voltage error calculator 25, and an output voltage controller 26.
The estimator 24 calculates an output phase voltage estimation Vuvŵ(an example of the voltage error) based on the output phase current Iuvw. The output phase voltage estimation Vuvŵincludes estimated values (hereinafter, referred to as “output phase voltage estimations Vû, Vv̂ and Vŵ”) of the output phase voltages Vu, Vv and Vw.
The estimator 24 has, for example, a differentiator and an amplifier, and obtains the output phase voltage estimations Vû, Vv̂ and Vŵ by multiplying differential values of the output phase currents Iu, Iv and Iw by a differential gain Ki. In addition, the differential gain Ki is set to, e.g., the reactance L of the reactors Lr, Ls and Lt.
The voltage error calculator 25 calculates an output voltage error estimation ΔVuvŵ, which is a difference between the output phase voltage command Vuvw* and the output phase voltage estimation Vuvŵ. As a result, the resonance component of the filter 11 that is included in the output phase voltage estimation Vuvŵ is outputted from the voltage error calculator 25 as the output voltage error estimation ΔVuvŵ.
The output voltage error estimation ΔVû is a difference between the output phase voltage command Vu* and the output phase voltage estimation Vuvŵ. The output voltage error estimation ΔVv̂ is a difference between the output phase voltage command Vv* and the output phase voltage estimation Vv̂. The output voltage error estimation ΔVŵ is a difference between the output phase voltage command Vw* and the output phase voltage estimation Vŵ.
The output voltage controller 26 adjusts the output phase voltage command Vuvw* on the basis of the output voltage error estimation ΔVuvŵ, and outputs the output phase voltage command Vuvw* thus adjusted as the output phase voltage command Vuvw1*.
The high-pass filter 31 has a cut-off frequency lower than the resonance frequency of the filter 11 to remove a component lower than the resonance frequency component of the filter 11 from the output voltage error estimation ΔVuvŵ. The low-pass filter 32 has a cut-off frequency higher than the resonance frequency of the filter 11 to remove noise included in the output voltage error estimation ΔVuvŵ.
Further, the high-pass filter 31 and the low-pass filter 32 are an example of a resonance voltage extractor. In the output voltage controller 26, a band-pass filter may be provided instead of the high-pass filter 31 and the low-pass filter 32.
The amplifier 33 (an example of a multiplication section) has a compensation gain Kd (an example of an adjustment gain), and generates the output voltage compensation Vuvw_cmp (an example of an adjustment amount) by multiplying the output voltage error estimation ΔVuvŵ outputted from the low-pass filter 32 by Kd. The amplifier switches the compensation gain Kd between positive and negative values depending on whether the operation mode is the power running operation mode or the regenerative operation mode. For example, the amplifier 33 sets the compensation gain Kd to the positive value in the case of the power running operation mode, and sets the compensation gain Kd to the negative value in the case of the regenerative operation mode.
The output voltage compensation Vuvw_cmp includes an output voltage compensation Vu_cmp of the U phase, an output voltage compensation Vv_cmp of the V phase, and an output voltage compensation Vw_cmp of the W phase. The amplifier 33 generates the output voltage compensations Vu_cmp, Vv_cmp and Vw_cmp by multiplying each of the output voltage error estimations ΔVû, ΔVv̂ and ΔVŵ by the compensation gain Kd.
The adder 34 calculates the output phase voltage command Vuvw1* by adding the output voltage compensation Vuvw_cmp as an adjustment amount to the output phase voltage command Vuvw*. The output phase voltage command Vuvw1* includes output phase voltage commands Vu1*, Vv1* and Vw1*. The adder 34 calculates the output phase voltage commands Vu1*, Vv1* and Vw1* by adding the output voltage compensations Vu_cmp, Vv_cmp and Vw_cmp to the output phase voltage commands Vu*, Vv* and Vw*, respectively.
Returning to
For example, in a period in which the magnitude relationship between the input phase voltages Vr, Vs, and Vt does not change, the switch driver 23 uses the input phase voltages Vr, Vs, and Vt in decreasing order of magnitude as input phase voltages Ep, Em and En. The switch driver 23 converts the output phase voltage commands Vu1*, Vv1* and Vw1* into pulse width modulation (PWM) signals corresponding to the voltage values of the input phase voltages Ep, Em and En, respectively. The switch driver 23 generates the gate signals S1 to S18 by performing a commutation control process on the PWM signals.
Thus, the power converting apparatus 1 calculates the output voltage compensation Vuvw_cmp according to the output voltage error estimation ΔVuvŵ between the output phase voltage command Vuvw* and the output phase voltage estimation Vuvŵ. The power converting apparatus 1 performs the control of the power conversion unit 10 on the basis of the output phase voltage command Vuvw1* adjusted by the output voltage compensation Vuvw_cmp. Accordingly, the power converting apparatus 1 may perform power conversion between the AC power source 2 and the load 3 while suppressing the resonance of the filter 11.
As shown in
The d-axis current controller 41 generates a d-axis voltage command Vd* such that a deviation between the d-axis current Id and a d-axis current command Id* becomes zero. Also, the q-axis current controller 42 generates a q-axis voltage command Vq* such that a deviation between the q-axis current Id and a q-axis current command Iq* becomes zero.
The damping controller 22 includes a d-axis damping controller 27, a q-axis damping controller 28, and a coordinate converter 29.
As shown in
The d-axis voltage estimator 51 calculates the d-axis voltage estimation Vd̂, for example, by multiplying a differential value of the d-axis current Id by the differential gain Ki. The d-axis voltage error calculator calculates a difference between the d-axis voltage estimation Vd̂ and the d-axis voltage command Vd*, and outputs the d-axis voltage error estimation ΔVd̂. The d-axis output voltage controller 53 generates the d-axis voltage command Vd1* by adjusting the d-axis voltage command Vd* based on the d-axis voltage error estimation ΔVd̂.
The d-axis output voltage controller 53 includes a high-pass filter 54, a low-pass filter 55, an amplifier 56, and an adder 57. The high-pass filter 54 has a cut-off frequency lower than the resonance frequency of the filter 11 to remove a component lower than the resonance frequency component of the filter 11 from the d-axis voltage error estimation ΔVd̂. The low-pass filter 55 has a cut-off frequency higher than the resonance frequency of the filter 11 to remove noise included in the d-axis voltage error estimation ΔVd̂.
The amplifier 56 has a compensation gain Kd, and generates a d-axis voltage compensation Vd_cmp by multiplying the d-axis voltage error estimation ΔVd̂outputted from the low-pass filter 55 by Kd. The adder 57 calculates the d-axis voltage command Vd1* by adding the d-axis voltage compensation Vd_cmp as an adjustment amount to the d-axis voltage command Vd*.
Although not shown, the d-axis voltage estimator 51 and the q-axis voltage estimator 61 correspond to the estimator 24, the d-axis voltage error calculator 52 and the q-axis voltage error calculator 62 correspond to the voltage error calculator 25, and the d-axis output voltage controller 53 and the q-axis output voltage controller 63 correspond to the output voltage controller 26.
Returning to
M=√{square root over (Vd1*2+Vq1*2)} (17)
θa=tan−1(Vq1*/Vd1*) (18)
V
u1
*=M×sin(θo+θa) (19)
V
v1
*=M×sin(θo+θa−2π/3) (20)
V
w1
*=M×sin(θo+θa+2π/3) (21)
The control unit 20 is realized by a microcomputer having a central processing unit (CPU), a read only memory (ROM), a random access memory (RAM), input and output ports and the like, or an integrated circuit such as an application specific integrated circuit (ASIC) or field programmable gate array (FPGA).
The CPU performs some or all functions of the command generator 21, the damping controller 22 and the switch driver 23 by reading and executing a program stored in the ROM. Alternatively, the circuit including the ASIC or FPGA executes some or all functions of the command generator 21, the damping controller 22 and the switch driver 23.
As shown in
Then, the control unit 20 calculates the output voltage error estimation ΔVuvŵ (ΔVd̂, ΔVq̂) that is a difference between the output phase voltage command Vuvw* (Vd*, Vq*) and the output phase voltage estimation Vuvŵ (Vd̂, Vq̂) (Step 12). The control unit 20 adjusts the output phase voltage command Vuvw* (Vd*, Vq*) based on the output voltage error estimation ΔVuvŵ (ΔVd̂, ΔVq̂) (Step 13).
Next, the control unit 20 generates a PWM signal having a duty ratio based on the input phase voltage Vrst and the output phase voltage command Vuvw1* adjusted based on the output voltage error estimation ΔVuvŵ (ΔVd̂, ΔVq̂). The control unit 20 generates the gate signals S1 to S18 by performing a commutation control process on the PWM signal (Step 14). The control unit 20 may output the output phase voltage Vuvw, which is adjusted based on the output voltage error estimation ΔVuvŵ, from the power conversion unit 10 by controlling the power conversion unit 10 by the gate signals S1 to S18.
Next, a power converting apparatus according to a second embodiment will be described. The power converting apparatus according to the second embodiment is different from the power converting apparatus 1 according to the first embodiment in that it has a function of preventing interference of the current control. In addition, since the power converting apparatus according to the second embodiment is different from the power converting apparatus 1 in the configuration of the command generator, the command generator will only be described, and an illustration and description for the other configurations will be omitted.
The resonance component removing section 76 is, for example, a notch filter, which removes an oscillation component ΔIuvw (hereinafter sometimes referred to as “resonance component ΔIuvw”) of the output phase current Iuvw caused by the resonance of the filter 11. Specifically, the resonance component removing section 76 removes a component of a band including a resonance frequency f0 of the filter 11 from the output phase current Iuvw, and outputs an output phase current Iuvw1 in which the resonance component is removed.
The current controller 77 generates the output phase voltage command Vuvw* such that a deviation between the output phase current Iuvw1, in which the resonance component ΔIuvw is removed, and the output phase current command Iuvw* becomes zero.
The resonance component removing section 78 is, for example, a notch filter, which removes a d-axis component ΔId of the band including the resonance frequency f0 of the filter 11 from the d-axis current Id, and outputs a d-axis current Id1. The d-axis current controller 41 generates the d-axis voltage command Vd* such that a deviation between the d-axis current Id1 and the d-axis current command Id* becomes zero.
The resonance component removing section 79 is, for example, a notch filter, which removes a q-axis component ΔIq of the band including the resonance frequency f0 of the filter 11 from the q-axis current Iq, and outputs a q-axis current Iq1. The q-axis current controller 42 generates the q-axis voltage command Vq* such that a deviation between the q-axis current Iq1 and the q-axis current command Iq* becomes zero.
The control unit 20A executes, in addition, the step of removing the resonance component ΔIuvw (ΔId, ΔIq) from the output phase current Iuvw (Id, Iq) in Step 10 of
Thus, the command generator 21A according to the second embodiment generates the output phase voltage command Vuvw* (Vd*, Vq*) on the basis of the output phase current Iuvw (Id1, Iq1), in which the resonance component ΔIuvw (ΔId, ΔIq) is removed. Therefore, even in case where the resonance frequency f0 of the filter 11 is included in the control band of the current controller 77 (41, 42), it is possible to avoid interference of the resonance suppression control and the current control.
The control units 20 and 20A of the first and second embodiments, for example, may adjust the output voltage phase θo based on the resonance component ΔId instead of the adjustment of the voltage commands Vd* and Vq* using the resonance components ΔId and ΔIq.
The control units 20 and 20A of the first and second embodiments may generate the output voltage compensation Vuvw_cmp (Vd_cmp, Vq_cmp) corresponding to a ratio of the output voltage error estimation ΔVuvŵ (ΔVd̂, ΔVq̂) to the output phase voltage command Vuvw* (Vd*, Vq*). In this case, the control units 20 and 20A, for example, obtain the output phase voltage command Vuvw1* by multiplying the output voltage compensation Vuvw_cmp (Vd_cmp, Vq_cmp) by the output phase voltage command Vuvw* (Vd*, Vq*).
Further, although the description has been made using the configuration shown in
Additional effects and modifications can be easily derived by those skilled in the art. Thus, the invention in its broader aspects is not limited to the specific details and representative embodiments as illustrated and described above. Therefore, it should be understood by those skilled in the art that various modifications, combinations, sub-combinations and alterations may occur depending on design requirements and other factors insofar as they are within the scope of the appended claims or the equivalents thereof.
Number | Date | Country | Kind |
---|---|---|---|
2014-063981 | Mar 2014 | JP | national |