This invention concerns circuits for detecting a power down condition.
A power supply voltage is required to be above a certain threshold voltage to effectively operate an associated electronic circuit. When the power supply voltage falls below this threshold, for instance, after a power down condition such as removal or interruption of a power supply, a power down reset (PDR”) signal is asserted. The reset signal will hold the associated circuit in a reset state until the power supply voltage returns to a voltage level above a certain threshold voltage for effective circuit operation. If the-circuit is not in the reset state when the power supply voltage is below the operating threshold, the circuit may not operate properly.
Power down detection circuits may be used in different applications, including but not limited to cell phones and hard disk drives.
Much of the prior art focuses on power-up reset signals, where a reset signal is asserted when a power up condition is detected. In addition, the prior art relies on VDD to supply a voltage detector. This approach has come drawbacks, since it may be desirable to set different trip points which cannot be done if VDD supplies the voltage detector.
Therefore, it is desirable to have an improved circuit which will accurately detect a power down condition.
In one embodiment of the invention, a circuit has at least one diode coupled in series to a first voltage. The at least one diode is configured to produce a second voltage. At least one capacitor is coupled to the at least one diode. The at least one capacitor is configured to maintain the second voltage. A voltage detector is configured to assert a signal when the first voltage drops below a threshold level. The voltage detector is configured to be powered by the second voltage and is coupled to the at least one diode.
In another embodiment, a circuit has means for receiving a first voltage and producing a second voltage. The means for receiving a first voltage and producing a second voltage is coupled to means for maintaining the second voltage. A means for detecting the first voltage is configured to be powered by the means for maintaining the second voltage. The means for detecting the first voltage is configured to assert a signal when the first voltage drops below a threshold level.
a is a block diagram of an inverter employed as a voltage detector in an exemplary embodiment of the invention.
b is a block diagram of an operational amplifier employed as a voltage detector in an exemplary embodiment of the invention.
a is a graph of a first voltage during a period beginning before and ending after a power down condition in an exemplary embodiment of the invention.
b is a graph of a second voltage during a period beginning before and ending after a power down condition in an exemplary embodiment of the invention.
a is a graph of a first voltage during a period beginning before and ending after a power down condition in an exemplary embodiment of the invention.
b is a graph of a second voltage during a period beginning before and ending after a power down condition in an exemplary embodiment of the invention.
c is a graph of third voltage during a period beginning before and ending after a power down condition in an exemplary embodiment of the invention.
d is a graph of a fourth voltage during a period beginning before and ending after a power down condition in an exemplary embodiment of the invention.
a is a graph of a first voltage during a period beginning before and ending after a power down condition in an exemplary embodiment of the invention.
b is a graph of a second voltage during a period beginning before and ending after a power down condition in an exemplary embodiment of the invention.
c is a graph of third voltage during a period beginning before and ending after a power down condition in an exemplary embodiment of the invention.
d is a graph of a fourth voltage during a period beginning before and ending after a power down condition in an exemplary embodiment of the invention.
With reference to
As noted above, the power down reset circuit 22 produces a PDR signal when the voltage VDD falls below a certain threshold, indicating a power down condition. The graph of VDD voltage vs. time in
An exemplary embodiment of the power down reset circuit 60 is shown in
In other embodiments, the two inverters may have different characteristics. These different characteristics may include one inverter turning on or off faster than the other inverter, different trigger points, etc.
The operation of the power down reset circuit 60 during a power down condition will now be described. In
The voltage detector 62 detects when VDD has fallen below a threshold level, for instance, during a power down condition. When VDD 30 is “high,” for instance, at a stable operating voltage, the NMOS transistors 44, 50 in the inverters 46, 52 are on, the PMOS transistors 42, 48 in the same inverters 46, 52 are off, and each of the inverters' 46, 52 output (OUTA and OUTA2) is low. However, when VDD 30 is low, i.e., drops below a threshold voltage, the NMOS transistors 44, 50 in the inverters 46, 52 are turned off, the PMOS transistors 42, 48 in the same inverters 46, 52 are turned on, and each of the inverters' 46, 52 output is high. This condition generates a PDR signal on linen 20 indicating a power down condition.
Another embodiment of a power down reset circuit 92 is shown in
The operation of the power down reset circuit 92 during a power down condition will now be described. In
The voltage detector 94 detects when VDD has fallen below a threshold level, for instance, during a power down condition. When VDD 64 is “high,” for instance, at a stable operating voltage, the NMOS transistors 78, 84 in the inverters 80, 86 are turned on, the PMOS transistors 76, 82 in the same inverters 80, 86 are turned off, and each of the inverters' 76, 82 output (OUTB and OUTB2) is low. However, when VDD 64 is low, the NMOS transistors 78, 84 in the inverters 80, 86 are turned off, the PMOS transistors 76, 82 in the same inverters 80, 86 are turned on, and each of the inverters' 80, 86 output is high. This condition generates a PDR signal indicating a power down condition.
The size of the various devices in the exemplary embodiments of the PDR circuit described above may be varied so that the trigger, or reset, level may be set at different levels in other embodiments. For instance, VDD, VA, VB, the capacitances, and threshold levels may be altered in different embodiments. In addition, different numbers of series-connected diodes, parallel capacitors, etc. may be employed in different embodiments. Also, as noted above, in one embodiment, the voltage detector is an operational amplifier. While the preceding description has described specific embodiments, it will be evident to a skilled artisan that various changes and modifications can be made to these embodiments. The specification and drawings, therefore, are to be regarded in an illustrative rather than a restrictive sense.
Number | Name | Date | Kind |
---|---|---|---|
4831595 | Bone | May 1989 | A |
5027006 | Queinnec et al. | Jun 1991 | A |
5166546 | Savignac et al. | Nov 1992 | A |
5686848 | Mes et al. | Nov 1997 | A |
5778238 | Hofhine | Jul 1998 | A |
6313693 | Kelm | Nov 2001 | B1 |
6346835 | Ozeki et al. | Feb 2002 | B1 |
6597215 | Wang | Jul 2003 | B2 |
6642757 | Ikehashi et al. | Nov 2003 | B2 |
7135898 | Tseng et al. | Nov 2006 | B2 |
Number | Date | Country | |
---|---|---|---|
20070159217 A1 | Jul 2007 | US |