Power management apparatus operable with multiple configurations

Information

  • Patent Grant
  • 12212285
  • Patent Number
    12,212,285
  • Date Filed
    Friday, October 8, 2021
    3 years ago
  • Date Issued
    Tuesday, January 28, 2025
    10 days ago
Abstract
A power management apparatus operable with multiple configurations is disclosed. In embodiments disclosed herein, the power management apparatus can be configured to concurrently generate multiple modulated voltages based on a configuration including a single power management integrated circuit (PMIC) or a configuration including a PMIC and a distributed PMIC. Regardless of the configuration, the power management apparatus employs a single switcher circuit, wherein multiple reference voltage circuits are configured to share a multi-level charge pump (MCP). As a result, it is possible to reduce footprint of the power management apparatus while improving isolation between the multiple modulated voltages.
Description
FIELD OF THE DISCLOSURE

The technology of the disclosure relates generally to a power management apparatus.


BACKGROUND

Fifth generation (5G) new radio (NR) (5G-NR) has been widely regarded as the next generation of wireless communication technology beyond the current third generation (3G) and fourth generation (4G) technologies. In this regard, a wireless communication device capable of supporting the 5G-NR wireless communication technology is expected to achieve higher data rates, improved coverage range, enhanced signaling efficiency, and reduced latency across a wide range of licensed radio frequency (RF) spectrum, which can include low-band spectrum (below 1 GHz), mid-band spectrum (1 GHz to 6 GHz), and high-band spectrum (above s24 GHz).


In addition, the wireless communication device is also required to support local area networking technologies, such as Wi-Fi, in unlicensed 2.4 GHz and 5 GHz spectrums. Further, it may be necessary for the wireless communication device to support both licensed and unlicensed spectrums concurrently to enable communications based on, for example, licensed-assisted access (LAA) scheme. As such, it is desirable to ensure the wireless communication device can operate with flexible multi-band radio frequency (RF) front-end configurations to help reduce complexity and footprint.


SUMMARY

Embodiments of the disclosure relate to a power management apparatus operatable with multiple configurations. In embodiments disclosed herein, the power management apparatus can be configured to concurrently generate multiple modulated voltages based on a configuration including a single power management integrated circuit (PMIC) or a configuration including a PMIC and a distributed PMIC. Regardless of the configuration, the power management apparatus employs a single switcher circuit, wherein multiple reference voltage circuits are configured to share a multi-level charge pump (MCP). As a result, it is possible to reduce footprint of the power management apparatus while improving isolation between the multiple modulated voltages.


In one aspect, a power management apparatus is provided. The power management apparatus includes a first voltage circuit configured to generate a first modulated voltage based on a first target voltage and a first reference voltage. The power management apparatus also includes a second voltage circuit configured to generate a second modulated voltage based on a second target voltage and a second reference voltage. The power management apparatus also includes a switcher circuit. The switcher circuit includes an MCP configured to generate a low-frequency voltage as a function of a battery voltage. The switcher circuit also includes a first reference voltage circuit coupled between the MCP and the first voltage circuit and configured to generate the first reference voltage based on the low-frequency voltage. The switcher circuit also includes a second reference voltage circuit coupled between the MCP and the second reference voltage circuit and configured to generate the second reference voltage based on the low-frequency voltage. The power management apparatus also includes a control circuit. The control circuit is configured to cause the MCP to generate the low-frequency voltage based on a selected one of the first target voltage and the second target voltage.


In another aspect, a PMIC is provided. The PMIC includes a switcher circuit. The switcher circuit includes an MCP configured to generate a low-frequency voltage as a function of a battery voltage. The switcher circuit also includes a first reference voltage circuit coupled between the MCP and a first voltage circuit configured to generate a first modulated voltage based on a first target voltage and a first reference voltage, the first reference voltage circuit configured to generate the first reference voltage based on the low-frequency voltage. The switcher circuit also includes a second reference voltage circuit coupled between the MCP and a second voltage configured to generate a second modulated voltage based on a second target voltage and a second reference voltage, the second reference voltage circuit configured to generate the second reference voltage based on the low-frequency voltage. The PMIC also includes a control circuit. The control circuit is configured to cause the MCP to generate the low-frequency voltage based on a selected one of the first target voltage and the second target voltage.


Those skilled in the art will appreciate the scope of the present disclosure and realize additional aspects thereof after reading the following detailed description of the preferred embodiments in association with the accompanying drawing figures.





BRIEF DESCRIPTION OF THE DRAWING FIGURES

The accompanying drawing figures incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.



FIG. 1 is a schematic diagram of an exemplary power management apparatus configured according to an embodiment of the present disclosure to include a power management integrated circuit (PMIC); and



FIG. 2 is a schematic diagram of an exemplary power management apparatus configured according to another embodiment of the present disclosure to include a PMIC and a distributed PMIC separated from the PMIC.





DETAILED DESCRIPTION

The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.


It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.


It will be understood that when an element such as a layer, region, or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being “over” or extending “over” another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly over” or extending “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.


Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.


The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes,” and/or “including” when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.


Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.


Embodiments of the disclosure relate to a power management apparatus operable with multiple configurations. In embodiments disclosed herein, the power management apparatus can be configured to concurrently generate multiple modulated voltages based on a configuration including a single power management integrated circuit (PMIC) or a configuration including a PMIC and a distributed PMIC. Regardless of the configuration, the power management apparatus employs a single switcher circuit, wherein multiple reference voltage circuits are configured to share a multi-level charge pump (MCP). As a result, it is possible to reduce footprint of the power management apparatus while improving isolation between the multiple modulated voltages.


In this regard, FIG. 1 is a schematic diagram of an exemplary power management apparatus 10 configured according to an embodiment of the present disclosure to include a PMIC 12. The PMIC 12 is configured to include a first voltage circuit 14A and a second voltage circuit 14B. The first voltage circuit 14A is configured to generate a first modulated voltage VCCA based on a first target voltage VTGTA and a first reference voltage VREFA. The second voltage circuit 14B is configured to generate a second modulated voltage VCCB based on a second target voltage VTGTB and a second reference voltage VREFB. Notably, the first modulated voltage VCCA and the second modulated voltage VCCB can be envelope tracking (ET) voltages or average power tracking (APT) voltages.


The PMIC 12 also includes a switcher circuit 16, which is shared by the first voltage circuit 14A and the second voltage circuit 14B. The switcher circuit 16 includes a multi-level charge pump (MCP) 18. The MCP 18 is configured to generate a low-frequency voltage VDC (e.g., a direct-current (DC) voltage) at a coupling node LX, as a function of a battery voltage VBAT. In a non-limiting example, the MCP 18 can be a buck-boost DC-DC converter that can operate in a buck mode to generate the low-frequency voltage VDC at 0 volt (V) or at VBAT or operate in a boost mode to generate the low-frequency voltage VDC at 2VBAT.


The switcher circuit 16 also includes a first reference voltage circuit 20A and a second reference voltage circuit 20B. In contrast to a conventional configuration wherein an MCP only supports a single reference voltage circuit, the first reference voltage circuit 20A and the second reference voltage circuit are both coupled to the coupling node LX to share the MCP 18. By sharing the MCP 18 between the first reference voltage circuit 20A and the second reference voltage circuit 20B, it is possible to reduce footprint of the power management apparatus 10 while improving isolation between the first modulated voltage VCCA and the second modulated voltage VCCB.


Specifically, the first reference voltage circuit 20A is coupled between the coupling node LX and the first voltage circuit 14A, and the second reference voltage circuit 20B is coupled between the coupling node LX and the second voltage circuit 14B. The first voltage circuit 14A and the second voltage circuit 14B are each configured to generate a respective one of the first reference voltage VREFA and the second reference voltage VREFB based on the low-frequency voltage VDC.


The PMIC 12 can further include a control circuit 22, which can be a field-programmable gate array (FPGA) or an application-specific integrated circuit (ASIC), as an example. As discussed in detail below, the control circuit 22 is configured to determine an appropriate duty cycle based on a selected one of the first target voltage VTGTA and the second target voltage VTGTB to thereby cause the MCP 18 to generate the low-frequency voltage VDC at a desirable level.


Each of the first reference voltage circuit 20A and the second reference voltage circuit 20B may be an inductor-capacitor (LC) circuit. Specifically, the first reference voltage circuit 20A includes a first inductor LA and a first capacitor CA and the second reference voltage circuit 20B includes a second inductor LB and a second capacitor CB. In this regard, the first reference voltage circuit 20A and the second reference voltage circuit 20B can each resonate at a respective resonance frequency to generate a respective one of the first reference voltage VREFA and the second reference voltage VREFB as an average of the low-frequency voltage VDC. For example, if the battery voltage VBAT is 5 V and the MCP 18 is configured to toggle between 0 V, VBAT (5 V), and 2VBAT (10 V) based on a 30-30-40 duty cycle, then the average of the low-frequency voltage VDC will equal 5.5 V (0 V*30%+5 V*30%+10 V*40%).


In a non-limiting example, the first inductor LA and the second inductor LB can be configured to have identical inductance, and the first capacitor CA and the second capacitor CB can be configured to have identical capacitance. As a result, the first reference voltage circuit 20A and the second reference voltage circuit 20B will resonate at an identical resonance frequency to thereby cause the first reference voltage VREFA to be substantially equal to the second reference voltage VREFB (e.g., VREFA=VREFB±0.1 V). It should be appreciated that it is also possible to configure the first reference voltage circuit 20A and the second reference voltage circuit 20B to resonate at different resonance frequencies to thereby cause the first reference voltage VREFA to be different from the second reference voltage VREFB.


The first voltage circuit 14A can be configured to include a first voltage amplifier VAA, a first offset capacitor COFFA, and a first hybrid circuit 24A. The first voltage amplifier VAA is configured to generate a first initial modulated voltage VAMPA based on the first target voltage VTGTA. The first offset capacitor COFFA is configured to raise the first initial modulated voltage VAMPA by a first offset voltage VOFFA to generate the first modulated voltage VCCA (VCCA=VAMPA+VOFFA). The first hybrid circuit 24A is configured to modulate the first offset voltage VOFFA based on the first reference voltage VREFA. The first voltage circuit 14A may also include a first feedback circuit 26A (denoted as “FB”) to thereby make the first voltage circuit 14A a closed-loop voltage circuit.


Similarly, the second voltage circuit 14B can be configured to include a second voltage amplifier VAB, a second offset capacitor COFFB, and a second hybrid circuit 24B. The second voltage amplifier VAB is configured to generate a second initial modulated voltage VAMPB based on the second target voltage VTGTB. The second offset capacitor COFFB is configured to raise the second initial modulated voltage VAMPB by a second offset voltage VOFFB to generate the second modulated voltage VCCB (VCCB=VAMPB+VOFFB). The second hybrid circuit 24B is configured to modulate the second offset voltage VOFFB based on the second reference voltage VREFB. The second voltage circuit 14B may also include a second feedback circuit 26B (denoted as “FB”) to thereby make the second voltage circuit 14B a closed-loop voltage circuit.


In an embodiment, the first hybrid circuit 24A and the second hybrid circuit 24B can each be configured to operate in a switch mode or a low dropout (LDO) mode. When operating in the switch mode, each of the first hybrid circuit 24A and the second hybrid circuit 24B can cause a respective one of the first offset voltage VOFFA and the second offset voltage VOFFB to be equal to a respective one of the first reference voltage VREFA and the second reference voltage VREFB. In contrast, when operating in the LDO mode, each of the first hybrid circuit 24A and the second hybrid circuit 24B can cause a respective one of the first offset voltage VOFFA and the second offset voltage VOFFB to be lower than a respective one of the first reference voltage VREFA and the second reference voltage VREFB.


As mentioned earlier, the control circuit 22 may determine an appropriate duty cycle based on a selected one of the first target voltage VTGTA and the second target voltage VTGTB to thereby cause the MCP 18 to generate the low-frequency voltage VDC at a desirable level. In an embodiment, the control circuit 22 can determine the selected one of the first target voltage VTGTA and the second target voltage VTGTB as any one of the first target voltage VTGTA and the second target voltage VTGTB having a higher root-mean-square (RMS) level.


In one non-limiting example, the control circuit 22 determines that the first target voltage VTGTA has the higher RMS level than the second target voltage VTGTB. As such, the control circuit 22 can determine the duty cycle based on the first target voltage VTGTA to thereby cause the MCP 18 to generate the low-frequency voltage VDC based on the first target voltage VTGTA. Accordingly, the control circuit 22 can cause the first hybrid circuit 24A to operate in the switch mode and cause the second hybrid circuit 24B to operate in the LDO mode.


In another non-limiting example, the control circuit 22 determines that the second target voltage VTGTB has the higher RMS level than the first target voltage VTGTA. As such, the control circuit 22 can determine the duty cycle based on the second target voltage VTGTB to thereby cause the MCP 18 to generate the low-frequency voltage VDC based on the second target voltage VTGTB. Accordingly, the control circuit 22 can cause the second hybrid circuit 24B to operate in the switch mode and cause the first hybrid circuit 24A to operate in the LDO mode.


In another non-limiting example, the control circuit 22 determines that the second target voltage VTGTB has an equal RMS level as the first target voltage VTGTA. As such, the control circuit 22 can determine the duty cycle based on any of the first target voltage VTGTA and the second target voltage VTGTB to thereby cause the MCP 18 to generate the low-frequency voltage VDC based on either the first target voltage VTGTA or the second target voltage VTGTB. Accordingly, the control circuit 22 can cause the second hybrid circuit 24B and the first hybrid circuit 24A to both operate in the switch mode.


The first voltage circuit 14A may provide the first modulated voltage VCCA to a first power amplifier circuit 28A (denoted as “PA”) for amplifying a first radio frequency (RF) signal 30A. The second voltage circuit 14B may provide the second modulated voltage VCCB to a second power amplifier circuit 28B (denoted as “PA”) for amplifying a second RF signal 30B. In a non-limiting example, the first RF signal 30A may be amplified for transmission in a licensed band and the second RF signal 30B may be amplified for transmission in an unlicensed band. In this regard, the power management apparatus 10 can be configured to enable communications based on, for example, a licensed-assisted access (LAA) scheme. In another non-limiting example, the first RF signal 30A and the second RF signal 30B may be amplified for simultaneous transmission in a licensed band(s) to enable communications based on, for example, a dual-connectivity (DC) scheme. In another non-limiting example, the first RF signal 30A and the second RF signal 30B may be amplified for simultaneous transmission in an unlicensed band(s) to enable communications based on, for example, a Wi-Fi multiple-input multiple-output (MIMO) scheme.


In an embodiment, the first voltage circuit 14A and the second voltage circuit 14B are each coupled to a respective one of the first power amplifier circuit 28A and the second power amplifier circuit 28B via a respective one of a first conductive line 32A and a second conductive line 32B. Notably, the first conductive line 32A and the second conductive line 32B can each introduce respective trace inductance that can distort a respective one of the first modulated voltage VCCA and the second modulated voltage VCCB to potentially cause amplitude clipping at a respective one of the first power amplifier circuit 28A and the second power amplifier circuit 28B.


In this regard, the PMIC 12 may be configured to include a first voltage equalizer 34A and a second voltage equalizer 34B (both denoted as “VRF”). The first voltage equalizer 34A and/or the second voltage equalizer 34B can be configured to equalize the first target voltage VTGTA and/or the second target voltage VTGTB to help offset the trace inductance caused by the first conductive line 32A and/or the second conductive line 32B. Notably, the trace inductance caused by the first conductive line 32A and/or the second conductive line 32B can correspond to a transfer function having a second-order complex pole term. In this regard, to offset the trace inductance caused by the first conductive line 32A and/or the second conductive line 32B, the first voltage equalizer 34A and/or the second voltage equalizer 34B can be configured to equalize the first target voltage VTGTA and/or the second target voltage VTGTB based on a transfer function with a second-order complex-zero term. For an example of the first voltage equalizer 34A and the second voltage equalizer 34B, please refer to U.S. patent application Ser. No. 17/412,823, entitled “EQUALIZER CIRCUIT AND RELATED POWER MANAGEMENT CIRCUIT.”


Alternative to configuring the power management apparatus 10 to provide the first modulated voltage VCCA and the second modulated voltage VCCB based exclusively on the PMIC 12, it is also possible to provide the first modulated voltage VCCA and the second modulated voltage VCCB based on more than the PMIC 12. In this regard, FIG. 2 is a schematic diagram of an exemplary power management apparatus 36 configured according to another embodiment of the present disclosure to include a PMIC 38 and a distributed PMIC (DPMIC) 40 separated from the PMIC 38. Common elements between FIGS. 1 and 2 are shown therein with common element numbers and will not be re-described herein.


In contrast to the PMIC 12 in FIG. 1, the second voltage circuit 14B is instead provided in the DPMIC 40 that is physically separated from the PMIC 38 (e.g., in different dies). Such configuration can provide an increased flexibility as to where the first power amplifier circuit 28A and the second power amplifier circuit 28B can be provided in a wireless communication device (e.g., smart phone). For example, the first power amplifier circuit 28A can be disposed close to an antenna(s) mounted on a top side of the wireless communication device, while the second power amplifier circuit 28B can be so disposed close to an antenna(s) mounted on a bottom side of the wireless communication device.


Those skilled in the art will recognize improvements and modifications to the preferred embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.

Claims
  • 1. A power management apparatus comprising: a switcher circuit comprising: a multi-level charge pump (MCP) configured to operate based on a duty cycle to generate a low-frequency voltage as a function of a battery voltage;a first reference voltage circuit configured to generate a first reference voltage based on the low-frequency voltage; anda second reference voltage circuit configured to generate a second reference voltage based on the low-frequency voltage;a control circuit configured to determine the duty cycle based on a selected one of a first target voltage and a second target voltage;a first voltage circuit coupled to the first reference voltage circuit and configured to generate a first modulated voltage comprising a first initial modulated voltage generated based on the first target voltage and a first offset voltage modulated based on the first reference voltage; anda second voltage circuit coupled to the second reference voltage circuit and configured to generate a second modulated voltage comprising a second initial modulated voltage generated based on the second target voltage and a second offset voltage modulated based on the second reference voltage.
  • 2. The power management apparatus of claim 1, wherein the first reference voltage circuit and the second reference voltage circuit are each configured to generate a respective one of the first reference voltage and the second reference voltage as an average of the low-frequency voltage.
  • 3. The power management apparatus of claim 2, wherein each of the first reference voltage circuit and the second reference voltage circuit is an inductor-capacitor (LC) circuit configured to resonate at a respective resonance frequency to generate the respective one of the first reference voltage and the second reference voltage as the average of the low-frequency voltage.
  • 4. The power management apparatus of claim 2, wherein the first reference voltage is substantially equal to the second reference voltage.
  • 5. The power management apparatus of claim 1, wherein: the first voltage circuit comprises: a first voltage amplifier configured to generate the first initial modulated voltage based on the first target voltage;a first offset capacitor configured to raise the first initial modulated voltage by the first offset voltage to generate the first modulated voltage; anda first hybrid circuit configured to modulate the first offset voltage based on the first reference voltage; andthe second reference voltage circuit comprises: a second voltage amplifier configured to generate the second initial modulated voltage based on the second target voltage;a second offset capacitor configured to raise the second initial modulated voltage by the second offset voltage to generate the second modulated voltage; anda second hybrid circuit configured to modulate the second offset voltage based on the second reference voltage.
  • 6. The power management apparatus of claim 5, wherein the first hybrid circuit and the second hybrid circuit are each configured to: operate in a switch mode to cause a respective one of the first offset voltage and the second offset voltage to be equal to a respective one of the first reference voltage and the second reference voltage; andoperate in a low dropout (LDO) mode to cause the respective one of the first offset voltage and the second offset voltage to be lower than the respective one of the first reference voltage and the second reference voltage.
  • 7. The power management apparatus of claim 6, wherein the control circuit is further configured to determine the selected one of the first target voltage and the second target voltage as any one of the first target voltage and the second target voltage having a higher root-mean-square (RMS) level.
  • 8. The power management apparatus of claim 7, wherein the control circuit is further configured to: determine that the first target voltage has the higher RMS level than the second target voltage;cause the MCP to generate the low-frequency voltage based on the first target voltage;cause the first hybrid circuit to operate in the switch mode; andcause the second hybrid circuit to operate in the LDO mode.
  • 9. The power management apparatus of claim 7, wherein the control circuit is further configured to: determine that the second target voltage has the higher RMS level than the first target voltage;cause the MCP to generate the low-frequency voltage based on the second target voltage;cause the first hybrid circuit to operate in the LDO mode; andcause the second hybrid circuit to operate in the switch mode.
  • 10. The power management apparatus of claim 7, wherein the control circuit is further configured to: determine that the first target voltage and the second target voltage have an equal RMS level;cause the MCP to generate the low-frequency voltage based on any of the first target voltage and the second target voltage;cause the first hybrid circuit to operate in the switch mode; andcause the second hybrid circuit to operate in the switch mode.
  • 11. The power management apparatus of claim 1, further comprising a power management integrated circuit (PMIC).
  • 12. The power management apparatus of claim 11, wherein the PMIC comprises the first voltage circuit, the second reference voltage circuit, the switcher circuit, and the control circuit.
  • 13. The power management apparatus of claim 11, wherein the PMIC comprises the first voltage circuit, the switcher circuit, and the control circuit.
  • 14. The power management apparatus of claim 13, further comprising a distributed PMIC separated from the PMIC and comprising the second reference voltage circuit.
  • 15. A wireless device comprising a power management apparatus, the power management apparatus comprises: a switcher circuit comprising: a multi-level charge pump (MCP) configured to operate based on a duty cycle to generate a low-frequency voltage as a function of a battery voltage;a first reference voltage circuit configured to generate a first reference voltage based on the low-frequency voltage; anda second reference voltage circuit configured to generate a second reference voltage based on the low-frequency voltage;a control circuit configured to determine the duty cycle based on a selected one of a first target voltage and a second target voltage;a first voltage circuit coupled to the first reference voltage circuit and configured to generate a first modulated voltage comprising a first initial modulated voltage generated based on the first target voltage and a first offset voltage modulated based on the first reference voltage; anda second voltage circuit coupled to the second reference voltage circuit and configured to generate a second modulated voltage comprising a second initial modulated voltage generated based on the second target voltage and a second offset voltage modulated based on the second reference voltage.
RELATED APPLICATIONS

This application is a 35 USC 371 national phase filing of International Application No. PCT/US2021/054141, filed Oct. 8, 2021, which claims the benefit of provisional patent application Ser. No. 63/128,882, filed Dec. 22, 2020, the disclosures of which are incorporated herein by reference in their entireties.

PCT Information
Filing Document Filing Date Country Kind
PCT/US2021/054141 10/8/2021 WO
Publishing Document Publishing Date Country Kind
WO2022/139936 6/30/2022 WO A
US Referenced Citations (333)
Number Name Date Kind
4646035 Chapelle Feb 1987 A
5266936 Saitoh Nov 1993 A
5510753 French Apr 1996 A
5838732 Carney Nov 1998 A
6107862 Mukainakano et al. Aug 2000 A
6141377 Sharper et al. Oct 2000 A
6141541 Midya et al. Oct 2000 A
6411531 Nork et al. Jun 2002 B1
6985033 Shirali et al. Jan 2006 B1
7043213 Robinson et al. May 2006 B2
7193467 Garlepp et al. Mar 2007 B2
7471155 Levesque Dec 2008 B1
7570931 McCallister et al. Aug 2009 B2
7994862 Pukhovski Aug 2011 B1
8461928 Yahav et al. Jun 2013 B2
8493141 Khlat et al. Jul 2013 B2
8519788 Khlat Aug 2013 B2
8588713 Khlat Nov 2013 B2
8718188 Balteanu et al. May 2014 B2
8723492 Korzeniowski May 2014 B2
8725218 Brown et al. May 2014 B2
8774065 Khlat et al. Jul 2014 B2
8803603 Wimpenny Aug 2014 B2
8818305 Schwent et al. Aug 2014 B1
8854129 Wilson Oct 2014 B2
8879665 Xia et al. Nov 2014 B2
8913690 Onishi Dec 2014 B2
8942651 Jones Jan 2015 B2
8947161 Khlat et al. Feb 2015 B2
8989682 Ripley et al. Mar 2015 B2
9018921 Gurlahosur Apr 2015 B2
9020451 Khlat Apr 2015 B2
9020453 Briffa Apr 2015 B2
9041364 Khlat May 2015 B2
9041365 Kay et al. May 2015 B2
9055529 Shih Jun 2015 B2
9065509 Yan et al. Jun 2015 B1
9069365 Brown et al. Jun 2015 B2
9098099 Park et al. Aug 2015 B2
9166538 Hong et al. Oct 2015 B2
9166830 Camuffo et al. Oct 2015 B2
9167514 Dakshinamurthy et al. Oct 2015 B2
9172303 Vasadi et al. Oct 2015 B2
9197182 Baxter et al. Nov 2015 B2
9225362 Drogi et al. Dec 2015 B2
9247496 Khlat Jan 2016 B2
9263997 Vinayak Feb 2016 B2
9270230 Henshaw et al. Feb 2016 B2
9270239 Drogi et al. Feb 2016 B2
9271236 Drogi Feb 2016 B2
9280163 Kay et al. Mar 2016 B2
9288098 Yan et al. Mar 2016 B2
9298198 Kay et al. Mar 2016 B2
9344304 Cohen May 2016 B1
9356512 Chowdhury et al. May 2016 B2
9362868 Al-Qaq et al. Jun 2016 B2
9377797 Kay et al. Jun 2016 B2
9379667 Khlat et al. Jun 2016 B2
9445371 Khesbak et al. Sep 2016 B2
9491314 Wimpenny Nov 2016 B2
9515622 Nentwig et al. Dec 2016 B2
9520907 Peng et al. Dec 2016 B2
9584071 Khlat Feb 2017 B2
9595869 Lerdworatawee Mar 2017 B2
9595981 Khlat Mar 2017 B2
9596110 Jiang et al. Mar 2017 B2
9614477 Rozenblit et al. Apr 2017 B1
9634666 Krug Apr 2017 B2
9705451 Takenaka et al. Jul 2017 B2
9748845 Kotikalapoodi Aug 2017 B1
9768731 Perreault Sep 2017 B2
9806676 Balteanu et al. Oct 2017 B2
9831834 Balteanu et al. Nov 2017 B2
9837962 Mathe et al. Dec 2017 B2
9900204 Levesque et al. Feb 2018 B2
9912297 Khlat Mar 2018 B2
9923520 Abdelfattah et al. Mar 2018 B1
10003416 Lloyd Jun 2018 B1
10084376 Lofthouse Sep 2018 B2
10090808 Henzler et al. Oct 2018 B1
10090809 Khlat Oct 2018 B1
10097145 Khlat et al. Oct 2018 B1
10103693 Zhu et al. Oct 2018 B2
10110169 Khesbak et al. Oct 2018 B2
10116470 Gu et al. Oct 2018 B2
10158329 Khla Dec 2018 B1
10158330 Khlat Dec 2018 B1
10170989 Balteanu et al. Jan 2019 B2
10284412 Khlat et al. May 2019 B2
10291126 Wei et al. May 2019 B1
10291181 Kim et al. May 2019 B2
10326408 Khlat et al. Jun 2019 B2
10361744 Khlat Jul 2019 B1
10381983 Balteanu Aug 2019 B2
10382071 Rozek et al. Aug 2019 B2
10439557 Khlat et al. Oct 2019 B2
10476437 Nag et al. Nov 2019 B2
10622900 Wei et al. Apr 2020 B1
10680556 Khlat Jun 2020 B2
10756675 Leipold et al. Aug 2020 B2
10862431 Khlat Dec 2020 B1
10873260 Yan et al. Dec 2020 B2
10879804 Kim et al. Dec 2020 B2
11050433 Melanson et al. Jun 2021 B1
11121684 Henzler et al. Sep 2021 B2
11128261 Ranta et al. Sep 2021 B2
11139780 Khlat Oct 2021 B2
11558016 Khlat Jan 2023 B2
11637531 Perreault et al. Apr 2023 B1
11848564 Jung et al. Dec 2023 B2
20020021110 Nakagawa et al. Feb 2002 A1
20020157069 Ogawa et al. Oct 2002 A1
20020167827 Umeda et al. Nov 2002 A1
20030107428 Khouri et al. Jun 2003 A1
20040201281 Ma et al. Oct 2004 A1
20040266366 Robinson et al. Dec 2004 A1
20050088160 Tanaka et al. Apr 2005 A1
20050090209 Behzad Apr 2005 A1
20050227646 Yamazaki et al. Oct 2005 A1
20050232385 Yoshikawa et al. Oct 2005 A1
20060028271 Wilson Feb 2006 A1
20060240786 Liu Oct 2006 A1
20070036212 Leung et al. Feb 2007 A1
20070052474 Saito Mar 2007 A1
20070053217 Darroman Mar 2007 A1
20070258602 Vepsalainen et al. Nov 2007 A1
20070290748 Woo et al. Dec 2007 A1
20080116960 Nakamura May 2008 A1
20080231115 Cho et al. Sep 2008 A1
20080231358 Maemura Sep 2008 A1
20080239772 Oraw et al. Oct 2008 A1
20090016085 Rader et al. Jan 2009 A1
20090045872 Kenington Feb 2009 A1
20090191826 Takinami et al. Jul 2009 A1
20100019052 Yip Jan 2010 A1
20100039321 Abraham Feb 2010 A1
20100283534 Pierdomenico Nov 2010 A1
20100308919 Adamski et al. Dec 2010 A1
20110068757 Xu et al. Mar 2011 A1
20110074373 Lin Mar 2011 A1
20110136452 Pratt et al. Jun 2011 A1
20110148705 Kenington Jun 2011 A1
20110175681 Inamori et al. Jul 2011 A1
20110199156 Hayakawa Aug 2011 A1
20110279179 Vice Nov 2011 A1
20120062031 Buthker Mar 2012 A1
20120194274 Fowers et al. Aug 2012 A1
20120200435 Ngo et al. Aug 2012 A1
20120274134 Gasparini et al. Nov 2012 A1
20120281597 Khlat et al. Nov 2012 A1
20120286576 Jing et al. Nov 2012 A1
20120299645 Southcombe et al. Nov 2012 A1
20120299647 Honjo et al. Nov 2012 A1
20120326691 Kuan et al. Dec 2012 A1
20130021827 Ye Jan 2013 A1
20130063118 Nguyen et al. Mar 2013 A1
20130072139 Kang et al. Mar 2013 A1
20130100991 Woo Apr 2013 A1
20130127548 Popplewell et al. May 2013 A1
20130130724 Kumar Reddy et al. May 2013 A1
20130141064 Kay et al. Jun 2013 A1
20130162233 Marty Jun 2013 A1
20130176961 Kanamarlapudi et al. Jul 2013 A1
20130187711 Goedken et al. Jul 2013 A1
20130200865 Wimpenny Aug 2013 A1
20130207731 Balteanu Aug 2013 A1
20130234513 Bayer Sep 2013 A1
20130234692 Liang et al. Sep 2013 A1
20130271221 Levesque et al. Oct 2013 A1
20130288612 Afsahi et al. Oct 2013 A1
20140009226 Severson Jan 2014 A1
20140028370 Wimpenny Jan 2014 A1
20140028390 Davis Jan 2014 A1
20140055197 Khlat et al. Feb 2014 A1
20140057684 Khlat Feb 2014 A1
20140097820 Miyamae Apr 2014 A1
20140103995 Langer Apr 2014 A1
20140145692 Miyamae May 2014 A1
20140155002 Dakshinamurthy et al. Jun 2014 A1
20140169427 Asensio et al. Jun 2014 A1
20140184335 Nobbe et al. Jul 2014 A1
20140199949 Nagode et al. Jul 2014 A1
20140203869 Khlat et al. Jul 2014 A1
20140210550 Mathe et al. Jul 2014 A1
20140213196 Langer et al. Jul 2014 A1
20140218109 Wimpenny Aug 2014 A1
20140235185 Drogi Aug 2014 A1
20140266423 Drogi et al. Sep 2014 A1
20140266428 Chiron et al. Sep 2014 A1
20140315504 Sakai et al. Oct 2014 A1
20140361830 Mathe et al. Dec 2014 A1
20140361837 Strange et al. Dec 2014 A1
20150048883 Vinayak Feb 2015 A1
20150071382 Wu et al. Mar 2015 A1
20150098523 Lim et al. Apr 2015 A1
20150139358 Asuri et al. May 2015 A1
20150145600 Hur et al. May 2015 A1
20150155836 Midya et al. Jun 2015 A1
20150188432 Vannorsdel et al. Jul 2015 A1
20150234402 Kay et al. Aug 2015 A1
20150236652 Yang et al. Aug 2015 A1
20150236654 Jiang et al. Aug 2015 A1
20150236729 Peng et al. Aug 2015 A1
20150236877 Peng et al. Aug 2015 A1
20150280652 Cohen Oct 2015 A1
20150302845 Nakano et al. Oct 2015 A1
20150311791 Tseng et al. Oct 2015 A1
20150326114 Rolland Nov 2015 A1
20150333781 Alon et al. Nov 2015 A1
20160050629 Khesbak et al. Feb 2016 A1
20160065137 Khlat Mar 2016 A1
20160065139 Lee et al. Mar 2016 A1
20160099686 Perreault Apr 2016 A1
20160099687 Khlat Apr 2016 A1
20160105151 Langer Apr 2016 A1
20160118941 Wang Apr 2016 A1
20160126900 Shute May 2016 A1
20160164550 Pilgram Jun 2016 A1
20160164551 Khlat et al. Jun 2016 A1
20160173031 Langer Jun 2016 A1
20160181995 Nentwig et al. Jun 2016 A1
20160187627 Abe Jun 2016 A1
20160197627 Qin et al. Jul 2016 A1
20160226448 Wimpenny Aug 2016 A1
20160249300 Tsai et al. Aug 2016 A1
20160294587 Jiang et al. Oct 2016 A1
20170005619 Khlat Jan 2017 A1
20170005676 Yan et al. Jan 2017 A1
20170006543 Khlat Jan 2017 A1
20170012675 Frederick Jan 2017 A1
20170018718 Jang et al. Jan 2017 A1
20170141736 Pratt et al. May 2017 A1
20170149240 Wu et al. May 2017 A1
20170187187 Amin et al. Jun 2017 A1
20170302183 Young Oct 2017 A1
20170317913 Kim et al. Nov 2017 A1
20170338773 Balteanu et al. Nov 2017 A1
20180013465 Chiron et al. Jan 2018 A1
20180048265 Nentwig Feb 2018 A1
20180048276 Khlat et al. Feb 2018 A1
20180076772 Khesbak et al. Mar 2018 A1
20180123453 Puggelli et al. May 2018 A1
20180123516 Kim et al. May 2018 A1
20180152144 Choo et al. May 2018 A1
20180254530 Wigney Sep 2018 A1
20180288697 Camuffo et al. Oct 2018 A1
20180302042 Zhang et al. Oct 2018 A1
20180309414 Khlat et al. Oct 2018 A1
20180367101 Chen et al. Dec 2018 A1
20180375476 Balteanu et al. Dec 2018 A1
20180375483 Balteanu et al. Dec 2018 A1
20190028060 Jo et al. Jan 2019 A1
20190044480 Khlat Feb 2019 A1
20190068051 Yang et al. Feb 2019 A1
20190068234 Khlat et al. Feb 2019 A1
20190097277 Fukae Mar 2019 A1
20190103766 Von Novak, III et al. Apr 2019 A1
20190109566 Folkmann et al. Apr 2019 A1
20190109613 Khiat et al. Apr 2019 A1
20190181804 Khlat Jun 2019 A1
20190199215 Zhao et al. Jun 2019 A1
20190222178 Khlat et al. Jul 2019 A1
20190229623 Tsuda et al. Jul 2019 A1
20190238095 Khlat Aug 2019 A1
20190253023 Yang et al. Aug 2019 A1
20190267956 Granger-Jones et al. Aug 2019 A1
20190288645 Nag et al. Sep 2019 A1
20190222175 Khlat et al. Oct 2019 A1
20190319584 Khlat et al. Oct 2019 A1
20190386565 Rosolowski et al. Dec 2019 A1
20200007090 Khlat et al. Jan 2020 A1
20200036337 Khlat Jan 2020 A1
20200091878 Maxim et al. Mar 2020 A1
20200106392 Khlat et al. Apr 2020 A1
20200127608 Khlat Apr 2020 A1
20200127625 Khlat Apr 2020 A1
20200127730 Khlat Apr 2020 A1
20200136561 Khlat et al. Apr 2020 A1
20200136563 Khlat Apr 2020 A1
20200136575 Khlat et al. Apr 2020 A1
20200144966 Khlat May 2020 A1
20200153394 Khlat et al. May 2020 A1
20200177131 Khlat Jun 2020 A1
20200204116 Khlat Jun 2020 A1
20200228063 Khlat Jul 2020 A1
20200259456 Khlat Aug 2020 A1
20200259685 Khlat Aug 2020 A1
20200266766 Khlat et al. Aug 2020 A1
20200304020 Lu et al. Sep 2020 A1
20200313622 Eichler et al. Oct 2020 A1
20200321848 Khlat Oct 2020 A1
20200321917 Nomiyama et al. Oct 2020 A1
20200328677 Amin et al. Oct 2020 A1
20200328720 Khlat Oct 2020 A1
20200336105 Khlat Oct 2020 A1
20200336111 Khlat Oct 2020 A1
20200350865 Khlat Nov 2020 A1
20200350866 Pehlke Nov 2020 A1
20200350878 Drogi et al. Nov 2020 A1
20200382061 Khlat Dec 2020 A1
20200382066 Khlat Dec 2020 A1
20210036596 Jeon et al. Feb 2021 A1
20210036604 Khlat et al. Feb 2021 A1
20210075372 Henzler et al. Mar 2021 A1
20210099137 Drogi et al. Apr 2021 A1
20210159590 Na et al. May 2021 A1
20210175896 Melanson et al. Jun 2021 A1
20210184708 Khlat Jun 2021 A1
20210194437 Stockert Jun 2021 A1
20210194515 Go et al. Jun 2021 A1
20210194517 Mirea et al. Jun 2021 A1
20210194522 Stockert et al. Jun 2021 A1
20210211108 Khlat Jul 2021 A1
20210226585 Khlat Jul 2021 A1
20210234513 Khlat Jul 2021 A1
20210257971 Kim et al. Aug 2021 A1
20210265953 Khlat Aug 2021 A1
20210281228 Khlat Sep 2021 A1
20210288615 Khlat Sep 2021 A1
20210305944 Scott et al. Sep 2021 A1
20210356299 Park Nov 2021 A1
20220021348 Philpott et al. Jan 2022 A1
20220094256 Radhakrishnan et al. Mar 2022 A1
20220123698 Goto et al. Apr 2022 A1
20220123744 Khlat Apr 2022 A1
20220181974 Liu et al. Jun 2022 A1
20220224294 Khlat et al. Jul 2022 A1
20220263474 Khlat Aug 2022 A1
20220278651 Khlat Sep 2022 A1
20220286094 Granger-Jones et al. Sep 2022 A1
20220385239 Khlat Dec 2022 A1
20220399861 Khlat Dec 2022 A1
20230113677 Boley et al. Apr 2023 A1
Foreign Referenced Citations (24)
Number Date Country
103916093 Jul 2014 CN
104185953 Dec 2014 CN
104620509 May 2015 CN
104954301 Sep 2015 CN
105322894 Feb 2016 CN
105680807 Jun 2016 CN
105703716 Jun 2016 CN
105721366 Jun 2016 CN
106208974 Dec 2016 CN
106209270 Dec 2016 CN
106877824 Jun 2017 CN
107093987 Aug 2017 CN
107980205 May 2018 CN
108141184 Jun 2018 CN
109150212 Jan 2019 CN
102019220150 Jun 2020 DE
3174199 May 2012 EP
2909928 Aug 2015 EP
H03104422 May 1991 JP
2018182778 Oct 2018 WO
2020206246 Oct 2020 WO
2021016350 Jan 2021 WO
2021046453 Mar 2021 WO
2022103493 May 2022 WO
Non-Patent Literature Citations (140)
Entry
Quayle Action for U.S. Appl. No. 16/589,940, mailed Dec. 4, 2020, 8 pages.
Notice of Allowance for U.S. Appl. No. 16/122,611, mailed Jan. 13, 2021, 8 pages.
Notice of Allowance for U.S. Appl. No. 16/284,023, mailed Jan. 19, 2021, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/416,812, mailed Feb. 16, 2021, 8 pages.
Non-Final Office Action for U.S. Appl. No. 16/689,236 mailed Mar. 2, 2021, 15 pages.
Notice of Allowance for U.S. Appl. No. 16/435,940, mailed Dec. 21, 2020, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/774,060, mailed Feb. 3, 2021, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/590,790, mailed Jan. 27, 2021, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/661,061, mailed Feb. 10, 2021, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/122,611, mailed Apr. 1, 2021, 8 pages.
Non-Final Office Action for U.S. Appl. No. 16/582,471, mailed Mar. 24, 2021, 11 pages.
Wan, F. et al., “Negative Group Delay Theory of a Four-Port RC-Network Feedback Operational Amplifier,” IEEE Access, vol. 7, Jun. 13, 2019, IEEE, 13 pages.
Notice of Allowance for U.S. Appl. No. 16/689,236 mailed Jun. 9, 2021, 7 pages.
Non-Final Office Action for U.S. Appl. No. 16/775,554, mailed Jun. 14, 2021, 5 pages.
Notice of Allowance for U.S. Appl. No. 16/582,471, mailed Jun. 22, 2021, 9 pages.
Non-Final Office Action for U.S. Appl. No. 16/597,952, mailed May 26, 2021, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/834,049, mailed Jun. 24, 2021, 8 pages.
Chen, S. et al., “A 4.5 μW 2.4 GHz Wake-Up Receiver Based on Complementary Current-Reuse RF Detector,” 2015 IEEE International Symposium on Circuits and Systems (ISCAS), May 24-27, 2015, IEEE, pp. 1214-1217.
Ying, K. et al., “A Wideband Envelope Detector with Low Ripple and High Detection Speed,” 2018 IEEE International Symposium on Circuits and Systems (ISCAS), May 27-30, 2018, IEEE, 5 pages.
Notice of Allowance for U.S. Appl. No. 17/011,313, mailed Nov. 4, 2021, 8 pages.
Notice of Allowance for U.S. Appl. No. 16/582,471, mailed Feb. 1, 2022, 9 pages.
Non-Final Office Action for U.S. Appl. No. 16/597,952, mailed Nov. 10, 2021, 9 pages.
Quayle Action for U.S. Appl. No. 16/855,154, mailed Oct. 25, 2021, 6 pages.
Non-Final Office Action for U.S. Appl. No. 16/807,575, mailed Jan. 31, 2022, 12 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2021/050892, mailed Jan. 5, 2022, 20 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2021/052151, mailed Jan. 4, 2022, 16 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2021/054141 mailed Jan. 25, 2022, 15 pages.
Notice of Allowance for U.S. Appl. No. 17/115,982, mailed Nov. 12, 2021, 8 pages.
Non-Final Office Action for U.S. Appl. No. 17/126,561, mailed Oct. 14, 2021, 6 pages.
Non-Final Office Action for U.S. Appl. No. 17/032,553, mailed Mar. 21, 2022, 4 pages.
Non-Final Office Action for U.S. Appl. No. 17/073,764, mailed Dec. 24, 2021, 22 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2021/052830, mailed Jan. 24, 2022, 13 pages.
Notice of Allowance for U.S. Appl. No. 15/964,762, mailed Mar. 18, 2019, 7 pages.
Non-Final Office Action for U.S. Appl. No. 16/263,316, mailed Dec. 23, 2019, 10 pages.
Final Office Action for U.S. Appl. No. 16/263,316, mailed May 13, 2020, 10 pages.
Non-Final Office Action for U.S. Appl. No. 16/263,316, mailed Jul. 17, 2020, 4 pages.
Non-Final Office Action for U.S. Appl. No. 16/263,316, mailed Nov. 24, 2020, 4 pages.
Notice of Allowance for U.S. Appl. No. 16/263,316, mailed Mar. 30, 2021, 7 pages.
First Office Action for Chinese Patent Application No. 202010083654.0, mailed May 12, 2023, 17 pages.
Notification to Grant for Chinese Patent Application No. 202010097807.7, mailed Jul. 11, 2023, 14 pages.
Final Office Action for U.S. Appl. No. 16/807,575, mailed May 4, 2022, 12 pages.
Advisory Action for U.S. Appl. No. 16/807,575, mailed Jul. 28, 2022, 3 pages.
Notice of Allowance for U.S. Appl. No. 16/807,575, mailed Aug. 19, 2022, 8 pages.
International Preliminary Report on Patentability for International Patent Application No. PCT/US2021/050892, mailed Oct. 24, 2022, 20 pages.
International Preliminary Report on Patentability for International Patent Application No. PCT/US2021/052151, mailed Oct. 13, 2022, 21 pages.
International Preliminary Report on Patentability for International Patent Application No. PCT/US2021/054141, mailed Sep. 29, 2022, 20 pages.
Notice of Allowance for U.S. Appl. No. 17/148,064, mailed Aug. 18, 2022, 8 pages.
Non-Final Office Action for U.S. Appl. No. 17/146,765, mailed Sep. 7, 2022, 10 pages.
Non-Final Office Action for U.S. Appl. No. 17/163,642, mailed Aug. 17, 2022, 9 pages.
Final Office Action for U.S. Appl. No. 17/163,642, mailed Nov. 25, 2022, 13 pages.
Non-Final Office Action for U.S. Appl. No. 14/836,634, mailed May 16, 2016, 9 pages.
Non-Final Office Action for U.S. Appl. No. 14/868,890, mailed Jul. 14, 2016, 13 pages.
Non-Final Office Action for U.S. Appl. No. 15/792,909, mailed May 18, 2018, 13 pages.
Notice of Allowance for U.S. Appl. No. 15/459,449, mailed Mar. 28, 2018, 7 pages.
Notice of Allowance for U.S. Appl. No. 15/723,460, mailed Jul. 24, 2018, 8 pages.
Notice of Allowance for U.S. Appl. No. 15/704,131, mailed Jul. 17, 2018, 7 pages.
Notice of Allowance for U.S. Appl. No. 15/728,202, mailed Aug. 2, 2018, 7 pages.
Non-Final Office Action for U.S. Appl. No. 15/888,300, mailed Aug. 28, 2018, 11 pages.
Notice of Allowance for U.S. Appl. No. 15/792,909, mailed Dec. 19, 2018, 11 pages.
Notice of Allowance for U.S. Appl. No. 15/993,705, mailed Oct. 31, 2018, 7 pages.
Pfister, Henry, “Discrete-Time Signal Processing,” Lecture Note, pfister.ee.duke.edu/courses/ece485/dtsp.pdf, Mar. 3, 2017, 22 pages.
Non-Final Office Action for U.S. Appl. No. 15/888,260, mailed May 2, 2019, 14 pages.
Non-Final Office Action for U.S. Appl. No. 15/986,948, mailed Mar. 28, 2019, 8 pages.
Non-Final Office Action for U.S. Appl. No. 16/018,426, mailed Apr. 11, 2019, 11 pages.
Supplemental Notice of Allowability for U.S. Appl. No. 15/902,244, mailed Mar. 20, 2019, 6 pages.
Notice of Allowance for U.S. Appl. No. 15/902,244, mailed Feb. 8, 2019, 8 pages.
Advisory Action for U.S. Appl. No. 15/888,300, mailed Jun. 5, 2019, 3 pages.
Notice of Allowance for U.S. Appl. No. 15/984,566, mailed May 21, 2019, 6 pages.
Notice of Allowance for U.S. Appl. No. 16/150,556, mailed Jul. 29, 2019, 7 pages.
Non-Final Office Action for U.S. Appl. No. 15/888,300, mailed Jun. 27, 2019, 17 pages.
Final Office Action for U.S. Appl. No. 15/986,948, mailed Aug. 27, 2019, 9 pages.
Advisory Action for U.S. Appl. No. 15/986,948, mailed Nov. 8, 2019, 3 pages.
Notice of Allowance for U.S. Appl. No. 15/986,948, mailed Dec. 13, 2019, 7 pages.
Final Office Action for U.S. Appl. No. 16/018,426, mailed Sep. 4, 2019, 12 pages.
Advisory Action for U.S. Appl. No. 16/018,426, mailed Nov. 19, 2019, 3 pages.
Notice of Allowance for U.S. Appl. No. 16/180,887, mailed Jan. 13, 2020, 8 pages.
Notice of Allowance for U.S. Appl. No. 15/888,300, mailed Jan. 14, 2020, 11 pages.
Non-Final Office Action for U.S. Appl. No. 16/122,611, mailed Mar. 11, 2020, 16 pages.
Corrected Notice of Allowability for U.S. Appl. No. 15/888,300, mailed Feb. 25, 2020, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/018,426, mailed Mar. 31, 2020, 7 pages.
Non-Final Office Action for U.S. Appl. No. 16/174,535, mailed Feb. 4, 2020, 7 pages.
Quayle Action for U.S. Appl. No. 16/354,234, mailed Mar. 6, 2020, 8 pages.
Notice of Allowance for U.S. Appl. No. 16/354,234, mailed Apr. 24, 2020, 9 pages.
Non-Final Office Action for U.S. Appl. No. 16/246,859, mailed Apr. 28, 2020, 9 pages.
Corrected Notice of Allowability for U.S. Appl. No. 15/888,300, mailed May 13, 2020, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/155,127, mailed Jun. 1, 2020, 8 pages.
Final Office Action for U.S. Appl. No. 16/174,535, mailed Jul. 1, 2020, 7 pages.
Non-Final Office Action for U.S. Appl. No. 16/284,023, mailed Jun. 24, 2020, 7 pages.
Non-Final Office Action for U.S. Appl. No. 16/435,940, mailed Jul. 23, 2020, 6 pages.
Final Office Action for U.S. Appl. No. 15/888,300, mailed Feb. 15, 2019, 15 pages.
Final Office Action for U.S. Appl. No. 16/122,611, mailed Sep. 18, 2020, 17 pages.
Advisory Action for U.S. Appl. No. 16/174,535, mailed Sep. 24, 2020, 3 pages.
Notice of Allowance for U.S. Appl. No. 16/174,535, mailed Oct. 29, 2020, 7 pages.
Notice of Allowance for U.S. Appl. No. 16/246,859, mailed Sep. 18, 2020, 8 pages.
Final Office Action for U.S. Appl. No. 16/284,023, mailed Nov. 3, 2020, 7 pages.
Quayle Action for U.S. Appl. No. 16/421,905, mailed Aug. 25, 2020, 5 pages.
Non-Final Office Action for U.S. Appl. No. 16/416,812, mailed Oct. 16, 2020, 8 pages.
Non-Final Office Action for U.S. Appl. No. 16/514,051, mailed Nov. 13, 2020, 9 pages.
Non-Final Office Action for U.S. Appl. No. 16/774,060, mailed Aug. 17, 2020, 6 pages.
Notice of Allowance for U.S. Appl. No. 16/122,611, mailed Dec. 1, 2020, 9 pages.
Notice of Allowance for U.S. Appl. No. 17/073,764, mailed Aug. 23, 2023, 12 pages.
Non-Final Office Action for U.S. Appl. No. 17/363,568, mailed Nov. 9, 2023, 8 pages.
Decision to Grant for Chinese Patent Application No. 202010083654.0, mailed Sep. 11, 2023, 8 pages.
Intention to Grant for European Patent Application No. 21806074.7, mailed May 10, 2024, 27 pages.
Notice of Allowance for U.S. Appl. No. 17/363,568, mailed Apr. 17, 2024, 6 pages.
Notice of Allowance for U.S. Appl. No. 17/331,996, mailed Jun. 14, 2024, 9 pages.
Notice of Allowance for U.S. Appl. No. 17/351,560, mailed Apr. 19, 2024, 8 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2023/085103, mailed Apr. 26, 2024, 17 pages.
U.S. Appl. No. 18/252,147, filed May 8, 2023.
U.S. Appl. No. 18/252,155, filed May 8, 2023.
U.S. Appl. No. 18/254,155, filed May 23, 2023.
Notice of Allowance for U.S. Appl. No. 17/163,642, mailed Mar. 1, 2023, 10 pages.
Final Office Action for U.S. Appl. No. 17/032,553, mailed Jul. 29, 2022, 6 pages.
Notice of Allowance for U.S. Appl. No. 17/032,553, mailed Oct. 11, 2022, 7 pages.
Final Office Action for U.S. Appl. No. 17/073,764, mailed Jun. 1, 2022, 22 pages.
Advisory Action for U.S. Appl. No. 17/073,764, mailed Aug. 23, 2022, 3 pages.
Non-Final Office Action for U.S. Appl. No. 17/073,764, mailed Sep. 30, 2022, 13 pages.
Final Office Action for U.S. Appl. No. 17/073,764, mailed Mar. 3, 2023, 14 pages.
Advisory Action for U.S. Appl. No. 17/073,764, mailed May 26, 2023, 3 pages.
Extended European Search Report for European Patent Application No. 22153526.3, mailed Jul. 13, 2022, 9 pages.
Written Opinion for International Patent Application No. PCT/US2021/052830, mailed Nov. 3, 2022, 7 pages.
International Preliminary Report on Patentability for International Patent Application No. PCT/US2021/052830, mailed Feb. 20, 2023, 21 pages.
Notification to Grant for Chinese Patent Application No. 202010083654.0, mailed Nov. 9, 2023, 8 pages.
Notice of Allowance for U.S. Appl. No. 17/363,568, mailed Jan. 3, 2024, 7 pages.
Non-Final Office Action for U.S. Appl. No. 17/343,912, mailed Dec. 14, 2023, 6 pages.
Quayle Action for U.S. Appl. No. 17/351,560, mailed Nov. 24, 2023, 7 pages.
Notice of Allowance for U.S. Appl. No. 17/351,560, mailed Jan. 4, 2024, 7 pages.
Examination Report for European Patent Application No. 21790723.7, mailed Mar. 7, 2024, 5 pages.
Notice of Allowance for U.S. Appl. No. 17/343,912, mailed Mar. 4, 2024, 7 pages.
Non-Final Office Action for U.S. Appl. No. 17/331,996, mailed Feb. 1, 2024, 9 pages.
Notice of Allowance for U.S. Appl. No. 17/331,996, mailed Mar. 1, 2024, 8 pages.
Ma, Hongyan, “Application and implementation of envelope tracking technology in mobile terminal RF power amplifier,” Computers and Telecommunications, Oct. 2017, 18 pages.
First Office Action for Chinese Patent Application No. 201910092452.X, mailed Jul. 31, 2024, 17 pages.
First Office Action for Chinese Patent Application No. 201910512645.6, mailed Jul. 3, 2024, 15 pages.
First Office Action for Chinese Patent Application No. 201911232472.9, mailed Jul. 23, 2024, 10 pages.
First Office Action for Chinese Patent Application No. 201911312703.7, mailed Jul. 16, 2024, 10 pages.
Non-Final Office Action for U.S. Appl. No. 18/254,155, mailed Sep. 4, 2024, 14 pages.
Corrected Notice of Allowability for U.S. Appl. No. 17/331,996, mailed Aug. 1, 2024, 6 pages.
Non-Final Office Action for U.S. Appl. No. 17/579,796, mailed Aug. 30, 2024, 6 pages.
Notice of Allowance for U.S. Appl. No. 17/363,568, mailed Sep. 19, 2024, 6 pages.
Related Publications (1)
Number Date Country
20240030873 A1 Jan 2024 US
Provisional Applications (1)
Number Date Country
63128882 Dec 2020 US