1. Field of the Invention The present invention relates to a power-on reset circuit built in a semiconductor device, and an adjusting method therefore.
2. Description of Related Art
Many semiconductor devices include a power-on reset circuit that resets an internal circuit in response to power activation (see Japanese Patent Application Laid-open No. H5-119871). The power-on reset circuit senses an increase in the power-supply voltage up to a predetermined power-on determining voltage and generates a power-on reset signal, based on a fact that it takes a certain amount of time to stabilize a power-supply voltage after the power activation.
A circuit disclosed by Japanese Patent Application Laid-open No. H7-141041 is a known circuit capable of adjusting a reference voltage within a semiconductor device although it is not a power-on reset circuit.
However, researches by the present inventors have revealed that the power-on determining voltages in the power-on reset circuit vary with chips due to manufacturing conditions and the like. When the power-on determining voltage deviates from a design value because of this variation, timing of change in the power-on reset signal deviates from a design value.
Upon practical power activation, not so serious problem arises even when the timing of inactivation of the power-on reset signal PON deviates from the design value in some degree. However, it is found that the deviation in the power-on determining voltage brings a problem during a normal operation after the power activation.
That is, as shown in
On the other hand, when the power-on determining voltage is too low, there is a risk that the internal circuit cannot be reset properly at the power activation. Thus, the variation in the power-on determining voltage produces various problems.
The present invention seeks to solve one or more of the above problems, or to improve upon those problems at least in part.
In one embodiment, there is provided a device comprising: an internal circuit that receives a power-supply voltage; a power-on determining circuit that supplies a power-on reset signal to the internal circuit in response to the power supply voltage and activates the power-on reset signal, when a level of the power-supply voltage is lower than a level of a power-on determining voltage, so that the internal circuit performs a predetermined reset operation, and deactivates the power-on reset signal when the level of the power-supply voltage is higher than the level of the power-on determining voltage; and a detection-voltage producing circuit that adjusts the level of the power-on determining voltage.
In another embodiment, there is provided a device comprising: first and second power supply lines; an internal circuit coupled between the first and second power supply lines; a detection-voltage producing circuit that is connected between the first and second power supply lines to produce a detection voltage, a level of the detection voltage being substantially proportional to a level of a power-supply voltage applied between the first and second power supply lines, the detection-voltage producing circuit that is capable of adjusting a proportional constant between the level of the power-supply voltage and the level of the detection voltage; and a power-on determining circuit that supplies a power-on reset signal to the internal circuit in response to the power supply voltage, activates the power-on reset signal, when the level of the detection voltage is lower than a level of a predetermined power-on determining voltage, so that the internal circuit performs a predetermined reset operation, and deactivates the power-on reset signal when the level of the detection voltage is higher than the level of the predetermined power-on determining voltage.
In another embodiment, there is provided a method of adjusting a level of a power-on determining voltage of a device, the device compressing an internal circuit, a power-on determining circuit and a detection-voltage producing circuit, the power-on determining circuit activating a power-on reset signal, when a level of a power-supply voltage is lower than a level of a power-on determining voltage, so that the internal circuit performs a predetermined reset operation, and deactivating the power-on reset signal when the level of the power-supply voltage is higher than the level of the power-on determining voltage, the method comprising: detecting the level of the power-on determining voltage; comparing the level of the power-on determining voltage with a level of a design power-on determining voltage; and performing a fuse trimming, in which one or ones of a plurality of fuse element included in the detection-voltage producing circuit are trimmed so that the level of the power-on determining voltage is adjusted, based on a result of the comparing.
In another embodiment, there is provided a power-on reset-voltage managing system that is applied to a semiconductor device. The system includes a power-on reset circuit in which a power-on reset signal is activated when a power-supply voltage is less than a power-on determining voltage, and the power-on reset signal is inactivated when the power-supply voltage is equal to or greater than the power-on determining voltage, comprising: a voltage detecting unit that detects the power-on determining voltage by monitoring the power-on reset signal in a wafer state; and a storage unit that stores therein the detected power-on determining voltage or information related thereto in association with a position of the semiconductor device on a wafer.
According to the present invention, the power-on determining voltage can be adjusted. Therefore, when there is a deviation from the design value in the power-on determining voltage after the semiconductor device is manufactured, the power-on determining voltage can be made closer to the design value. This enables to prevent the various problems resulting from the variation in the power-on determining voltage.
When the power-on determining voltage prior to the adjustment or the information related thereto is stored in association with the position of the semiconductor device on the wafer, it is also possible to understand processing conditions, enabling proper feedback to subsequent lots.
The above features and advantages of the present invention will be more apparent from the following description of certain preferred embodiments taken in conjunction with the accompanying drawings, in which:
Preferred embodiments of the present invention will be explained below in detail with reference to the accompanying drawings.
The semiconductor device 10 shown in
The power-supply voltage VPERI is supplied also to the power-on reset circuit 100. The power-on reset circuit 100 detects power activation, and senses reach of the power-supply voltage VPERI to a power-on determining voltage after the power activation, to cause generation of a power-on reset signal PON. The power-on reset signal PON is supplied to the internal circuit 20. The internal circuit 20 performs a predetermined reset operation when it receives the power-on reset signal PON.
As shown in
The detection-voltage producing circuit 110 includes a plurality of linear resistive elements R and a diode element D connected in series between a power supply line L1 that is supplied with the power-supply voltage VPERI and a power supply line L2 that is supplied with a power-supply voltage VSS, and fuse elements F that are connected in parallel with some of the resistive elements R. A detection voltage Vx1 is output from a predetermined node N1. That is, the detection voltage Vx1 that is output through the node N1 is obtained by dividing the voltages applied between the power supply lines L1 and L2 (VPERI=VPERI−VSS) by the linear resistances, that is, a voltage proportional to the power-supply voltage VPERI. The diode element D is an element in which an N-channel MOS transistor is diode-connected, and functions as a current source.
Resistance values of the fuse elements F are set to be sufficiently lower than resistance values of the linear resistive elements R. Accordingly, when the fuse element F is connected, a resistance value of a parallel circuit P including the linear resistive element R and the fuse element F is low, and conversely, when the fuse element F is disconnected, the resistance value of the parallel circuit P including the linear resistive element R and the fuse element F is high. This makes it possible to adjust a proportional constant between the power-supply voltage VPERI and the detection voltage Vx1 by trimming the fuse element F.
The time constant circuit 120 includes a linear resistive element R and a capacitive element C connected in series between the power supply lines L1 and L2, from which a detection voltage Vx2 is output through a node N2 which is a connection point therebetween. The time constant circuit 120 is a type of protecting circuit, delaying inactivation of the power-on reset signal PON for at least a certain time even when the power-supply voltage VPERI rises abruptly after the power activation. Accordingly, when the rise in the power-supply voltage VPERI is somewhat gradual, like at normal power activation, the operation of the time constant circuit 120 does not affect the timing of the inactivation of the power-on reset signal PON.
The power-on determining circuit 130 includes resistive elements R, transistors T1 and T2, connected in series between the power supply lines L1 and L2 and an output circuit OUT. The detection voltage Vx1 produced by the detection-voltage producing circuit 110 is supplied to a gate of the transistor T1, and the detection voltage Vx2 produced by the time constant circuit 120 is supplied to a gate of the transistor T2. A node N3 that is a connection point between a drain of the transistor T2 and the linear resistive element R is connected to an input terminal of two-stage inverters INV1 and INV2 that configure the output circuit OUT. An output of the output circuit OUT is the power-on reset signal PON. The positions of the transistors T1 and T2 can be reversed. When the positions of the transistors T1 and T2 are reversed, the node N3 is a connection point between a drain of the transistor T1 and the resistive element R.
The monitor pad 140, which is connected to an output terminal of the output circuit OUT, enables contact by a probe during testing performed in a wafer state. This makes it possible to monitor directly the power-on reset signal PON using an external tester, or the like.
The circuit configuration of the power-on reset circuit 100 is described above. An operation of the power-on reset circuit 100 is explained next.
As shown in
In a state immediately after the power-supply voltage VPERI begins to rise, at least one of the transistors T1 and T2 is in an OFF state, and thus a level at the node N3 matches the level of the power-supply voltage VPERI. In an initial state, a potential at an input node of the inverter INV2 is set to the VSS level. Because of this, an output node of the inverter INV2 immediately after the power-supply voltage VPERI begins to rise is conductive with the power supply line L1 via a PMOS transistor (not shown) within the inverter INV2. As a result, a potential at the output node of the inverter INV2, that is, the level of the power-on reset signal PON matches the level of the power-supply voltage VPERI. That is, the power-on reset signal PON is in an active state, and rises following the power-supply voltage VPERI.
Subsequently, at a time t1, a level at the node N2 included in the time constant circuit 120 exceeds a threshold value of the transistor T2. This causes the transistor T2 to turn ON, and because the transistor T1 is still OFF, the level at the node N3 is kept at the power-supply voltage VPERI. At this time, a period between the time t0 and the time t1 is set to be equal to or greater than a minimum period required until the internal circuit 20 shown in
During this period, the detection voltage Vx1 output from the node N1 of the detection-voltage producing circuit 110 rises in proportion to the power-supply voltage VPERI as shown by a property 32. When the level of the power-supply voltage VPERI reaches the power-on determining voltage V2 at a time t3, the detection voltage Vx1 exceeds a threshold value VT of the transistor T1. As a result, the transistor T1 is turned ON, the node N3 and the power supply line L2 is connected electrically, charges at the node N3 is emitted into the power supply line L2, and a potential at the node N3 falls. When a resistance between the node N3 and the power supply line L1 (resistance value of a combined resistance of two linear resistances R in
The power-on determining voltage V2 is the design value. In other words, it is the value of the power-supply voltage VPERI at which the level of the detection voltage Vx1 output from the node N1 should match the threshold value VT of the transistor T1. However, the proportional constant between the power-supply voltage VPERI and the detection voltage V×1 varies depending on variation in the resistance values of the linear resistive elements R that configure the detection-voltage producing circuit 110, and thus the detection voltage Vx1 obtained when the power-supply voltage VPERI reaches the power-on determining voltage V2 does not always match the threshold value VT of the transistor T1.
Specifically, when the proportional constant between the power-supply voltage VPERI and the detection voltage V×1 is greater than a design value, the rise of the detection voltage Vx1 accompanying the rise in the power-supply voltage VPERI is faster than in the property 32, as shown by a property 31 in
In contrast, when the proportional constant between the power-supply voltage VPERI and the detection voltage Vx1 is less than the design value, the rise of the detection voltage Vx1 accompanying the rise of the power-supply voltage VPERI is delayed behind the property 32, as shown by a property 33 in
It has already been explained above that the variation causes the various problems and, in particular, serious problems are caused when noise is superposed on the power-supply voltage VPERI. In this embodiment, it is possible to correct the variation afterward. A method therefor will be explained below.
First, a probe of an external tester is brought into contact with the monitor pad 140 of each chip formed on a wafer (step S1). The external tester probe is also brought into contact with a power supply terminal (not shown), and a power-supply voltage supplied to the power supply terminal in this state is increased in a stepwise manner. A power-supply voltage at which the power-on reset signal PON transits from an active state to an inactive state is recorded for each chip (step S2). The power-supply voltages supplied to the power supply terminal is preferably varied with a pitch of 0.05 V, for example, in a predetermined voltage range near the design value of the power-on determining voltage (for example, 0.8 V to 1.4 V). In this way, the power-on determining voltage is detected and recorded for the power-on reset circuit 100 provided in each of the chips. The processes can be performed using a probe 410 and a voltage detecting unit 420 shown in
The stored power-on determining voltage is then compared to the design value to determine a degree to which the stored power-on determining voltage deviates from the design value, thereby determining a fuse element F to be disconnected (step S3). Specifically, when the power-on determining voltage is lower than the design value, the proportional constant between the power-supply voltage VPERI and the detection voltage Vx1 needs to be smaller, and thus, among the fuse elements F included in the detection-voltage producing circuit 110, the fuse element F on the side of the power supply line L1 when viewed from the node N1 is disconnected. Conversely, when the power-on determining voltage is greater than the design value, the proportional constant between the power-supply voltage VPERI and the detection voltage Vx1 needs to be larger, and thus, among the fuse elements F included in the detection-voltage producing circuit 110, the fuse element F on the side of the power supply line L2 when viewed from the node N1 is disconnected. An amount of the adjustment can be selected through the number of fuse elements F to be disconnected, or through the resistance values of the linear resistive elements R that are connected in parallel with the fuse elements F.
Fuse trimming is then performed by applying a laser beam to the fuse element F to be disconnected (step S4). Thereby, the power-on determining voltage is practically changed, which makes it possible to obtain a power-on determining voltage near the design value. The processes from steps S1 to S4 can be performed iteratively, making it possible to obtain the power-on determining voltage much closer to the design value.
As described above, according to the present embodiment, a power-on determining voltage that is nearer the design value can be obtained, because the power-on determining voltage is acquired by monitoring the power-on reset signal PON directly and the power-on determining voltage is adjusted by performing fuse trimming based thereon. This makes it possible to prevent the various problems brought about by the variation in the power-on determining voltage, and in particular, to prevent unintended activation of the power-on reset signal PON caused when noise is superposed on the power-supply voltage VPERI.
Modifications of the embodiment are explained below.
The power-on reset circuit 200 shown in
In an example shown in
As shown in
This is because different power-supply voltages are used in the semiconductor device, and rates of rises in these power-supply voltages are not always the same. That is, when a power-on reset circuit is provided for only a power-supply voltage that rises quickly, reset for a circuit block that uses a power-supply voltage that rises slowly is performed before a sufficient power-supply voltage is supplied, which is prevented by the use of the plural power-on reset circuits. In order to securely prevent this, the power-on reset circuits need to be arranged for all types of power-supply voltages used in the semiconductor device; however, because the power-on reset circuit occupies a relatively large area on the chip, it is not advisable to arrange the power-on reset circuits for all the types of power-supply voltages.
In consideration of this point, in the modification shown in
The power-on reset-voltage managing system 400 shown in
It is not necessary to store the power-on determining voltages themselves in the storage unit 430, but information relating to the power-on determining voltages, such as information indicating whether a detected power-on determining voltage is higher or lower than the design value, can be stored instead.
It is apparent that the present invention is not limited to the above embodiments, but may be modified and changed without departing from the scope and spirit of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2008-325281 | Dec 2008 | JP | national |