Claims
- 1. In an integrated circuit device with internal circuitry having a portion responsive to a mode select signal at a control input, and a portion coupled to a signal pin, the improvement comprising:
- a latch having a data input coupled to the signal pin, a data output coupled to the control input, and a clock input; and
- means for providing a clock signal to said clock input of said latch during a power-on reset interval, said means being operative to maintain said latch in its latched state beyond the reset interval.
- 2. The improvement of claim 1 wherein said clock signal includes a signal transition occurring approximately halfway through the reset interval and to which said latch is responsive.
- 3. In the combination of an integrated circuit device ("chip") and external circuitry, the chip having internal circuitry having a portion responsive to a mode select signal at a control input and a portion coupled to a signal pin, the improvement comprising:
- a latch, on the chip having a data input coupled to the signal pin, a data output coupled to the control input, and a clock input;
- means for providing a power-on reset signal during a reset interval;
- means, off the chip, for supplying a mode selection level to the signal pin;
- means, on the chip, for providing a clock signal to said clock input of said latch during said reset interval, said means being operative to maintain said latch in its latched state beyond said reset interval; and
- means for isolating during said reset interval the signal pin from signals normally communicated between the chip's internal circuitry and the external circuitry to allow said latch to store said mode select signal.
- 4. The improvement of claim 2 wherein said clock signal includes a signal transition occurring approximately halfway through the reset interval and to which said latch is responsive.
- 5. An integrated circuit device with internal circuitry having a portion responsive to a mode select signal at a control input, and a portion coupled through a driver to an output signal pin, the improvement comprising:
- a latch having a data input coupled to the signal pin, a data output coupled to the control input, and a clock input;
- means for disabling the driver coupled to the signal pin during a power-on reset interval; and
- means for providing a clock signal to said clock input of said latch during said reset interval, said means being operative to maintain said latch in its latched state beyond the reset interval.
- 6. The improvement of claim 5 wherein said clock signal includes a signal transition occurring approximately halfway through the reset interval and to which said latch is responsive.
- 7. In an integrated circuit device with internal circuitry having a portion responsive to a mode select signal at a control input, and a portion coupled through a receiver to a signal pin, the improvement comprising:
- a latch having a data input coupled to the signal pin, a data output coupled to the control input, and a clock input; and
- means for providing a clock signal to said clock input of said latch during a power-on reset interval, said means being operative to maintain said latch in its latched state beyond said reset interval.
- 8. The improvement of claim 7 wherein said
- clock signal includes a signal transition occurring approximately halfway through the reset interval and to which said latch is responsive.
Parent Case Info
This is a continuation of application Ser. No. 433,476, filed Nov. 8, 1989, now abandoned.
US Referenced Citations (7)
Non-Patent Literature Citations (1)
Entry |
Declaration of Mark S. Garetz plus exhibits. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
433476 |
Nov 1989 |
|