Claims
- 1. A method of scan testing an integrated circuit comprising:
testing said integrated circuit using at least two scan chains; whereby transitions in a subset of said scan chains are minimized through the use of constant input data.
- 2. A method of scan testing an integrated circuit having multiple cores comprising:
testing said multiple cores using at least two scan chains; whereby transitions in a subset of said scan chains are minimized through the use of constant input data.
- 3. A method of scan testing an integrated circuit comprising:
testing said integrated circuit using at least two scan chains; whereby transitions in any of said scan chains which are not being used for testing are minimized through the use of constant input data.
- 4. A method of scan testing an integrated circuit comprising:
testing said integrated circuit using at least two scan chains; performing a reset of all of said scan chains that will not be used for the next test pattern; providing a constant data level throughout said test pattern to said scan chains that will not be used for the next test pattern.
- 5. The method of claim 4 wherein said constant data level is a logic level 0.
- 6. A method of scan testing an integrated circuit comprising:
testing said integrated circuit using at least two scan chains; performing a preset of all of said scan chains that will not be used for the next test pattern; providing a constant data level throughout said test pattern to said scan chains that will not be used for the next test pattern.
- 7. The method of claim 6 wherein said constant data level is a logic level 1.
- 8. An integrated circuit comprising:
means for reducing transitions in scan test chains not used in test.
- 9. An integrated circuit comprising:
means for providing constant data to inputs of scan test chains not used in testing.
- 10. The circuit of claim 9 wherein said means comprises multiplexers and tie logic.
- 11. The circuit of claim 9 wherein said means comprises memory elements.
- 12. An integrated circuit comprising:
scanable flip-flops forming at least two scan chains; multiplexers and tie logic coupled to said scan chains; whereby said multiplexers and tie logic provides constant data levels to scan inputs of said scan chains not used in testing.
- 13. An integrated circuit comprising:
scanable flip-flops forming at least two scan chains, said scan chains having asynchronous reset capability; multiplexers and tie logic coupled to said scan chains; whereby said multiplexers and tie logic provides constant data levels to scan inputs of said scan chains not used in testing.
- 14. The circuit of claim 13 wherein said constant data levels are a logic level 0.
- 15. An integrated circuit comprising:
scanable flip-flops forming at least two scan chains, said scan chains having asynchronous preset capability; multiplexers and tie logic coupled to said scan chains; said multiplexers and tie logic providing constant data levels to scan inputs of said scan chains not used in testing.
- 16. The circuit of claim 15 wherein said constant data levels are a logic level 1.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/286,632, filed Apr. 26/2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60286632 |
Apr 2001 |
US |