Power converters are used to convert input electrical energy from one form to another for driving a load. One form of power conversion system is a motor drive, which may be employed for variable speed operation of an electric motor load. Multilevel inverters such as Cascaded H-Bridge (CHB) inverters are sometimes employed in motor drives and other power conversion systems to generate and provide high voltage drive signals, with individual power cells or power stages being connected in series. Each stage provides a separate DC source and is driven by switch signals to generate positive or negative output voltage, with the series combination of multiple stage outputs providing multilevel inverter output capability for driving the load at variable speeds and torques.
Various aspects of the present disclosure are now summarized to facilitate a basic understanding of the disclosure, wherein this summary is not an extensive overview of the disclosure, and is intended neither to identify certain elements of the disclosure, nor to delineate the scope thereof. Rather, the primary purpose of this summary is to present various concepts of the disclosure in a simplified form prior to the more detailed description that is presented hereinafter. The present disclosure provides apparatus and techniques for precharging DC bus capacitors of individual multilevel inverter power stages or cells, as well as for implementing dynamic braking within the power stage using a shared resistor.
In accordance with one or more aspects of the disclosure, a power conversion system is provided which includes a multilevel inverter with one or more inverter legs each having a plurality of power stages individually providing multiple distinct output voltage levels, as well as a converter system controller providing switching control signals to set the individual output levels of the power stages. The individual power stages include a DC bus circuit provided with DC voltage by a rectifier, as well as a switching circuit that provides a power stage output voltage at one of a plurality of distinct levels. A precharge and dynamic braking circuit is provided within the individual power stages, including a resistor connected between the rectifier and the switching circuit. The precharge and dynamic braking circuit operates in a first mode to conduct current from the rectifier through the resistor to charge the DC bus capacitor, as well as in a second mode to bypass the resistor and allow current to flow from the rectifier to the switching circuit for normal operation. In a third operating mode, the precharge and dynamic braking circuit connects the resistor in parallel with a capacitor to facilitate dynamic braking operation.
In certain embodiments, the precharge and dynamic braking circuit includes a first switch coupled in a DC circuit branch between the rectifier and the switching circuit, as well as a first diode coupled in parallel with the first switch. For normal or dynamic braking operation, the first switch is closed or otherwise rendered conductive to bypass the resistor, and the switches are opened or rendered nonconductive so that precharging current from the rectifier flows through the resistor to charge the capacitor in a precharge operating mode. In various embodiments, moreover, a second switch is coupled between another DC circuit branch and the resistor, with the second switch being open or non-conductive during normal and precharging operation, and the second switch is closed or pulse width modulated during dynamic braking for selective connection of the resistor in parallel with the DC bus capacitor. In certain implementations, a power stage controller provides control signals to the first and second switches to set the operating mode according to the DC bus voltage of the power stage, such as by setting the circuit to a first or precharge operating mode if the DC bus voltage is less than a first (e.g., lower) threshold, operating in a second or normal mode with the resistor not conducting any current when the DC bus voltage is above the first threshold and below a second (e.g., higher) threshold, and operating in a third or dynamic braking mode when the DC bus voltage exceeds the second threshold.
Methods and non-transitory computer readable mediums are provided with computer executable instructions for operating individual power stages of a multilevel inverter. These techniques include precharging a DC bus capacitance of the power stage through a resistor if the DC bus voltage is less than a first threshold, and connecting the resistor in parallel with the DC bus capacitance if the voltage is greater than a second threshold. In certain embodiments, the resistor is bypassed to allow current flow between the rectifier and the power stage switching circuit if the DC bus voltage is between the first and second threshold values.
The following description and drawings set forth certain illustrative implementations of the disclosure in detail, which are indicative of several exemplary ways in which the various principles of the disclosure may be carried out. The illustrated examples, however, are not exhaustive of the many possible embodiments of the disclosure. Other objects, advantages and novel features of the disclosure will be set forth in the following detailed description when considered in conjunction with the drawings, in which:
Referring now to the figures, several embodiments or implementations are hereinafter described in conjunction with the drawings, wherein like reference numerals are used to refer to like elements throughout, and wherein the various features are not necessarily drawn to scale. Multilevel inverter power stage architectures are presented in which precharging and dynamic braking functions are achieved using a single shared resistor with switching circuitry in an intermediate DC bus circuit to selectively connect the resistor to control charging of a DC bus capacitance or to connect the resistor in parallel with the DC bus capacitance to facilitate dissipation of back EMF from a driven motor or other load, while further facilitating normal operation with the resistor bypassed. Dynamic braking and precharging functionality is a desirable combination of features for cascaded H bridge and other multilevel power converter architectures, and the present disclosure provides simple and effective designs for implementing both functions with localized circuitry within the individual power stages forming the cascaded or series-connected multi-cell structures. Dynamic braking apparatus may be used to selectively slow down a motor load being driven by a power converter, and the present disclosure provides selective switching to connect an impedance to dissipate power returning from the motor load as the motor decelerates.
Precharging is also performed using the same impedance to charge up the DC bus capacitor, for example on startup or after disruption of power, where the DC bus voltage drops below a nominal level. Circuitry within the individual power stages is activated when the DC bus voltage is below a predetermined threshold value to charge up the capacitor at a controlled rate by conducting current from the power stage rectifier or other local DC source through the impedance to limit the inrush current to the capacitor thereby protecting the capacitor and charging semiconductor devices against overcurrent conditions. In the illustrated embodiments, for instance, the shared resistor is sized so as to reduce the current spike upon charge up to a manageable level, and also to facilitate dynamic braking operation. The circuitry thus presents a significant advance over conventional multilevel inverters by providing both these functions with a minimal number of circuit elements. The techniques of the present disclosure, moreover, find utility in association with low-voltage as well as medium or high voltage power converter applications involving any number of cascaded power stages using on-board circuitry with a shared resistor sized for the power levels associated with the individual power cell or stage.
An exemplary multilevel inverter motor drive power conversion system 10 is shown in
The example of
The power converter 10 is supplied with multiphase AC input power from a phase shift transformer 30 having a multiphase primary 32 (a delta configuration in the illustrated embodiment) receiving three-phase power from an AC power source 20. The transformer 30 includes 18 three-phase secondaries 34, with six sets of three delta-configured three-phase secondaries 34, each set being at a different phase relationship. Although the primary 32 and the secondaries 34 are configured as delta windings in the illustrated example, “Y” connected primary windings and/or secondary windings or other winding configurations can alternatively be used. In addition, while the transformer has three-phase primary and secondary windings 32, 34, other single or multiphase implementations can be used, and the secondaries or sets thereof need not be phase shifted. Each three-phase secondary 34 in the example of
In operation, the motor drive controller 60 provides control signals 62U to the power stages 100-U1 through 100-U6 associated with the first motor winding U, and also provides control signals 62V to the power stages 100-V1 through 100-V6 and control signals 62W to the power stages 100-W1 through 100-W6. Although the inverter 40 shown in
The motor drive controller 60 and its component 64 can be implemented using any suitable hardware, processor executed software or firmware, or combinations thereof, wherein an exemplary embodiment of the controller 60 includes one or more processing elements such as microprocessors, microcontrollers, FPGAs, DSPs, programmable logic, etc., along with electronic memory, program memory and signal conditioning driver circuitry, with the processing element(s) programmed or otherwise configured to generate the inverter switching control signals 62 suitable for operating the switching devices of the power stages 100, as well as to perform other motor drive operational tasks to drive the load 50.
The power stage 100 in
In normal operation, the rectifier 120 provides DC power across the DC bus capacitor C. The DC link circuit 130, in turn, provides an input to an H-Bridge inverter 140 formed by four switching devices Q1-Q4 configured in an “H” bridge circuit. Although the illustrated power stage 100 operates based on DC power provided by an internal rectifier circuit 120 driven by an AC input from the corresponding transformer secondary 34, any suitable form of a DC input can be provided to the power stages 100 in accordance with the present disclosure, and the power stages 100 may, but need not, include on-board rectification circuitry 120. In addition, any suitable switching circuit configuration can be used in the output switching circuits 140 (e.g., inverter) of individual stages 100 having at least two switching devices Q configured to selectively provide voltage at the stage output 104 of at least two distinct levels. Moreover, any suitable type of switching devices Q may be used in the power stages 100, including without limitation semiconductor-based switches such as insulated gate bipolar transistors (IGBTs), silicon controlled rectifiers (SCRs), gate turn-off thyristors (GTOs), integrated gate commutated thyristors (IGCTs), etc.
The illustrated four-switch H-Bridge output switching circuit 140 advantageously allows selective switching control signal generation by the controller 60 to provide at least two distinct voltage levels at the output 104 in a controlled fashion. For instance, a voltage output VOUT is provided at the output terminals 104A and 104B of a positive DC level substantially equal to the DC bus voltage across the capacitor C (e.g., +VDC) when the switching devices Q1 and Q4 are turned on (conductive) while the other devices Q2 and Q3 are off (nonconductive). Conversely, a negative output voltage level VOUT is provided when Q2 and Q3 are turned on while Q1 and Q4 are off (e.g., −VDC). This configuration also allows a third distinct output voltage level of approximately zero volts by turning on Q1 and Q3 while maintaining Q2 and Q4 off (or alternatively by turning on Q2 and Q4 while maintaining Q1 and Q3 off). Accordingly, the exemplary H-Bridge power stage 100 advantageously allows selection of two or more distinct output voltages, and the cascaded configuration of six such stages (e.g.,
As further shown in
As seen in the table of
As seen in
The resistor 206 and a second diode 208 are connected in a circuit branch in parallel with the contacts of the first switching device 202, with the resistor 206 being connected between the node 121 and an internal node 209, with the anode of the second diode 208 being connected to the node 209 and the cathode being connected to the node 131 as shown. In addition, a second switching device 210 is coupled between the second DC circuit branch at nodes 122 and 132 and the first internal node 209. The second switch 210 operates according to a second control signal 224 from the precharge and dynamic braking controller 220, and can be any suitable type of switching device, including without limitation a contactor, relay, or a semiconductor-based switching device (e.g., IGBT, SCR, GTO, IGCT, etc.). The controller 220 includes any suitable logic and signal conditioning and/or driver circuitry to provide the control signals 222 and 224 to properly operate the first and second switching devices 202 and 210 according to the operation and functionality described herein.
Referring also to
The illustrated process 300 begins at 302 with application of power to the conversion system 10. As previously mentioned, the precharging features may be employed on initial power up of the system 10 and/or upon resumption of power after a temporary disruption. A determination is made by the controller 220 at 304 as to whether the DC bus voltage is less than a first (precharge) threshold THPC. In one possible implementation, the precharge threshold THPC can be set at or near the nominal DC bus voltage associated with normal operation of the power stage 100. If the DC bus voltage is at or above the first threshold (NO at 304) the process 300 continues to 308 as described below.
Referring also to
When the DC bus voltage is at or above the first threshold level THPC (NO at 304), the process 300 in
Returning again to
Thus, the operation of the controller 220 in the dynamic braking mode provides an impedance via the resistor 206 to dissipate excess energy flowing back from the output switching circuit 140. In this regard, the resistance value of the shared resistor 206 may be set according to a desired braking impedance value, in addition to the above-mentioned inrush current limiting function performed by the resistor 206 in the precharge operating mode. The resistance 206 determines the braking torque, and thus the decelleration rate of a driven motor load 50, and the duty cycle of the pulse width modulated switch 210 determines the power rating of the braking resistor. In certain non-limiting embodiments, for example, the resistor 206 may be set to approximately 5Ω-10Ω.
As seen in
The above examples are merely illustrative of several possible embodiments of various aspects of the present disclosure, wherein equivalent alterations and/or modifications will occur to others skilled in the art upon reading and understanding this specification and the annexed drawings. In particular regard to the various functions performed by the above described components (assemblies, devices, systems, circuits, and the like), the terms (including a reference to a “means”) used to describe such components are intended to correspond, unless otherwise indicated, to any component, such as hardware, processor-executed software, or combinations thereof, which performs the specified function of the described component (i.e., that is functionally equivalent), even though not structurally equivalent to the disclosed structure which performs the function in the illustrated implementations of the disclosure. In addition, although a particular feature of the disclosure may have been disclosed with respect to only one of several implementations, such feature may be combined with one or more other features of the other implementations as may be desired and advantageous for any given or particular application. Also, to the extent that the terms “including”, “includes”, “having”, “has”, “with”, or variants thereof are used in the detailed description and/or in the claims, such terms are intended to be inclusive in a manner similar to the term “comprising”.
Number | Name | Date | Kind |
---|---|---|---|
3757197 | Bailey | Sep 1973 | A |
4039914 | Steigerwald et al. | Aug 1977 | A |
4215304 | D'Atre et al. | Jul 1980 | A |
4230979 | Espelage et al. | Oct 1980 | A |
4276589 | Okawa et al. | Jun 1981 | A |
4496899 | Lippitt et al. | Jan 1985 | A |
4545002 | Walker | Oct 1985 | A |
4833389 | Kovalsky et al. | May 1989 | A |
4870338 | Abbondanti | Sep 1989 | A |
5005115 | Schauder | Apr 1991 | A |
5041959 | Walker | Aug 1991 | A |
5083039 | Richardson et al. | Jan 1992 | A |
5715154 | Rault | Feb 1998 | A |
5798632 | Muljadi | Aug 1998 | A |
5875281 | Thexton et al. | Feb 1999 | A |
5933339 | Duba et al. | Aug 1999 | A |
5969957 | Divan et al. | Oct 1999 | A |
6005362 | Enjeti et al. | Dec 1999 | A |
6058031 | Lyons et al. | May 2000 | A |
6118676 | Divan et al. | Sep 2000 | A |
6157097 | Hirose et al. | Dec 2000 | A |
6166513 | Hammond | Dec 2000 | A |
6166929 | Ma et al. | Dec 2000 | A |
6229722 | Ichikawa et al. | May 2001 | B1 |
6262555 | Hammond et al. | Jul 2001 | B1 |
6301130 | Aiello et al. | Oct 2001 | B1 |
6377478 | Morishita | Apr 2002 | B1 |
6417644 | Hammond et al. | Jul 2002 | B2 |
6646842 | Pan et al. | Nov 2003 | B2 |
6956751 | Youm et al. | Oct 2005 | B2 |
7158393 | Schneider | Jan 2007 | B2 |
7170245 | Youm | Jan 2007 | B2 |
7233465 | Lee | Jun 2007 | B2 |
7312537 | Walling | Dec 2007 | B1 |
7432686 | Erdman et al. | Oct 2008 | B2 |
7462946 | Wobben | Dec 2008 | B2 |
7505291 | Wang et al. | Mar 2009 | B2 |
7508147 | Rastogi et al. | Mar 2009 | B2 |
7511385 | Jones et al. | Mar 2009 | B2 |
7511975 | Hammond | Mar 2009 | B2 |
7595563 | Wobben | Sep 2009 | B2 |
7656052 | Jones et al. | Feb 2010 | B2 |
7663260 | Kabatzke et al. | Feb 2010 | B2 |
7679208 | Ko et al. | Mar 2010 | B1 |
7692321 | Jones et al. | Apr 2010 | B2 |
7692325 | Ichinose et al. | Apr 2010 | B2 |
7755209 | Jones et al. | Jul 2010 | B2 |
7816798 | Hehenberger | Oct 2010 | B2 |
7880343 | Kleinecke et al. | Feb 2011 | B2 |
7929323 | Schmidt | Apr 2011 | B2 |
7965529 | Gibbs et al. | Jun 2011 | B2 |
8030791 | Lang et al. | Oct 2011 | B2 |
8223515 | Abolhassani et al. | Jul 2012 | B2 |
20020191426 | Hussein et al. | Dec 2002 | A1 |
20030035311 | Phadke | Feb 2003 | A1 |
20060232250 | Sihler et al. | Oct 2006 | A1 |
20080074812 | Oestreich et al. | Mar 2008 | A1 |
20110057444 | Dai et al. | Mar 2011 | A1 |
20110057588 | Rineh et al. | Mar 2011 | A1 |
Number | Date | Country |
---|---|---|
2002345258 | Nov 2002 | JP |
Number | Date | Country | |
---|---|---|---|
20140300298 A1 | Oct 2014 | US |