Claims
- 1. A semiconductor memory device comprising:a first booster circuit for outputting a first boosted voltage obtained by boosting a power supply voltage; a second booster circuit for outputting a second boosted voltage higher than said first boosted voltage by boosting the power supply voltage; a regulator circuit for regulating said second boosted voltage output from said second booster circuit to generate a regulated voltage; a transistor having a current path with an end applied with a voltage from said first booster circuit in a write or erase mode and the other end connected to an end of a current path of a memory cell; and a circuit for shifting a level of a signal to a gate of said transistor supplied to a level of the regulated voltage output from said regulator circuit.
- 2. The semiconductor memory device according to claim 1, wherein:said transistor includes a first transistor having a current path with an end applied with the voltage from said first booster circuit in said write mode and the other end connected to a drain side of the memory cell, and a second transistor having a current path with an end applied with the voltage from said first booster circuit in said erase mode and the other end connected to a source side of the current path of the memory cell; and said circuit shifts levels of a first signal supplied to a gate of said first transistor in said write mode and a second signal supplied to a gate of said second transistor in said erase mode.
- 3. The semiconductor memory device according to claim 1, wherein said transistor is an n-channel transistor operating as a source follower.
- 4. The semiconductor memory device according to claim 1, further comprising a voltage generating circuit for generating a write voltage from of said second boosted voltage output from said second booster circuit to supply the write voltage to a control gate of said memory cell in said write mode.
- 5. The semiconductor memory device according to claim 1, further comprising a negative charge pump circuit for generating a negative voltage from the power supply voltage to supply the negative voltage to a control gate of said memory cell in said erase mode.
Priority Claims (2)
Number |
Date |
Country |
Kind |
9-044011 |
Feb 1997 |
JP |
|
9-044175 |
Feb 1997 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a continuation of U.S. Ser. No. 09/640,370, filed Aug. 17, 2000 now U.S. Pat. No. 6,356,499 which is a divisional of U.S. Ser. No. 09/030,914, filed Feb. 26, 1998 (now U.S. Pat. No. 6,128,242) which claims priority under 35 U.S.C. § 119 to Japanese Patent Application Nos. 9-044011, filed Feb. 27, 1997 and 9-044175, filed Feb. 27, 1997, the entire contents of which are incorporated herein by reference.
US Referenced Citations (12)
Foreign Referenced Citations (1)
Number |
Date |
Country |
08-287677 |
Nov 1996 |
JP |
Non-Patent Literature Citations (1)
Entry |
D. Ito, “Very Large Scale Integrated Memory,” published by Bairfukan, 1994, p. 264. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/640370 |
Aug 2000 |
US |
Child |
09/983258 |
|
US |