The present disclosure relates to a power supply circuit.
A typical power supply circuit for supplying a working voltage to a CPU includes a PWM controller, at least one pair of MOSFETs connected to the PWM controller, inductors, and capacitors. The PWM controller switches on or off the pair of MOSFETs alternately according to predefined PWM signals, thereby controlling a voltage value of a voltage signal by the power supply circuit. The voltage signal usually has a ripple. The greater the switching frequency of the pair of MOSFETs, the smaller the peak value of the ripple. However, when the switching frequency of the pair of MOSFETs increased, so does the power consumption.
Many aspects of the embodiments can be better understood with references to the following drawings. The components in the drawings are not necessarily drawn to scale, the emphasis instead being placed upon clearly illustrating the principles of the embodiments. Moreover, in the drawings, like reference numerals designate corresponding parts throughout the several views.
The disclosure is illustrated by way of example and not by way of limitation in the figures of the accompanying drawings in which like references numerals indicate similar elements. It should be noted that references to “an” or “one” embodiment in this disclosure are not necessarily to the same embodiment, and such references mean “at least one.”
The filtering circuit 20 includes a second capacitor C2 and a first resistor R1. One terminal of the second capacitor C2 is connected to the voltage output terminal Vout, and the other terminal of the second capacitor C2 is connected to a node A. One terminal of the first resistor R1 is connected to the node A, and the other terminal of the first resistor R1 is connected to ground.
The amplifying circuit 30 includes a first amplifier 31, a second resistor R2, and a third resistor R3. A positive input terminal of the first amplifier 31 is connected to the node A. A negative input terminal of the first amplifier 31 is connected to ground via the second resistor R2. One terminal of the third resistor R3 is connected to the negative input terminal of the first amplifier 31, and the other terminal of the third resistor R3 is connected to an output terminal of the first amplifier 31. The output terminal of the first amplifier 31 is connected to a node B.
The detecting circuit 40 includes a second amplifier 41, a diode D1, and a third capacitor C3. A positive input terminal of the second amplifier 41 is connected to the node B. The negative input terminal of the second amplifier 41 is connected to a node C. A positive terminal of the diode D1 is connected to the output terminal of the second amplifier 41. A negative terminal of the diode D1 is connected to the node C. One terminal of the third capacitor C3 is connected to the node C, and the other terminal of the third capacitor C3 is connected to ground.
The comparing circuit 50 includes a third amplifier 51, a fourth transistor Q4, a fourth resistor R4, a fifth resistor R5, and a fourth capacitor C4. A negative input terminal of the third amplifier 51 is connected to the node C. A positive input terminal of the third amplifier 51 is coupled to a reference voltage Vref. An output terminal of the third amplifier 51 is connected to a gate terminal of the fourth transistor Q4. A drain terminal of the fourth transistor Q4 is connected to a node D via the fourth resistor R4. A source terminal of the fourth transistor Q4 is connected to ground. One terminal of the fifth resistor R5 is connected to the node D, and the other terminal of the fifth resistor R5 is coupled to a power supply (5V). One terminal of the fourth capacitor C4 is connected to the node D, and the other terminal of the fourth capacitor C4 is connected to ground. The node D is connected to a pin RTon of the PWM controller 11. In one embodiment, the fourth transistor Q4 is an N-channel MOSFET.
When the power supply circuit is powered on, the PWM controller 11 switches on or off the first transistor Q1, the second transistor Q2, and the third transistor Q3 according to a predetermined switching frequency. An on or off state of the second transistor Q2 is opposite to that of the first transistor Q1, but the same as that of the third transistor Q3. The inductor L1 and the first capacitor C1 are energized and output a voltage signal with a ripple via the voltage output terminal Vout. The voltage signal is filtered by the filtering circuit 20. The filtering circuit 20 outputs the ripple of the voltage signal to the amplifying circuit 30. The ripple is amplified by the amplifying circuit 30. The amplifying circuit 30 outputs the amplified ripple to the detecting circuit 40 via the node B. The detecting circuit 40 detects a peak voltage of the ripple and outputs the peak voltage to the negative input terminal of the third amplifier 51 via the node C.
If the peak voltage of the ripple is not greater than the reference voltage Vref, the output terminal of the third amplifier 51 outputs a high level signal to the gate terminal of the fourth transistor Q4. The fourth transistor Q4 is switched on. The node D has a first voltage when the fourth transistor Q4 is switched on. The PWM controller 11 decreases the switching frequency of the first transistor Q1, the second transistor Q2, and the third transistor Q3 until the peak voltage exceeds the reference voltage Vref. The first transistor Q1, the second transistor Q2, and the third transistor Q3 consumes less power when the switching frequency is decreased.
If the peak voltage of the ripple is greater than the reference voltage Vref, the output terminal of the third amplifier 51 outputs a low level signal to the gate terminal of the fourth transistor Q4. The fourth transistor Q4 is switched off. The node D has a second voltage that is greater than the first voltage. The PWM controller 11 receives the second voltage signal and increases the switching frequency of the first transistor Q1, the second transistor Q2, and the third transistor Q3 until the peak voltage become less than the reference voltage Vref. The peak voltage of the ripple is decreased when the switching frequency of the first transistor Q1, the second transistor Q2, and the third transistor Q3 is increased.
It is to be understood, however, that even though numerous characteristics and advantages have been set forth in the foregoing description of embodiments, together with details of the structures and functions of the embodiments, the disclosure is illustrative only and changes may be made in detail, especially in the matters of shape, size, and arrangement of parts within the principles of the disclosure to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed.
| Number | Date | Country | Kind |
|---|---|---|---|
| 102120227 | Jun 2013 | TW | national |