Claims
- 1. An interconnect circuit for communicating data, comprising:
at least one driver to receive and transmit data; at least one termination device in communication with each driver; a first power supply having an output to supply power to the driver; a second power supply having an output to supply power to the termination device; and a first decoupling capacitor in communication with the first power supply output and the second power supply output.
- 2. The interconnect circuit of claim 1 wherein the first power supply output is referenced to ground; and
further including a first filter capacitor connected between the first power supply output and ground.
- 3. The interconnect circuit of claim 1 assembled on a printed circuit board.
- 4. The interconnect circuit of claim 3 wherein the printed circuit board includes;
a first power layer including a first power conductor to distribute power from the first power supply; and a second power layer including a second power conductor to distribute power from the second power supply, the second power conductor arranged opposing the first powerconductor.
- 5. The interconnect circuit of claim 4 wherein the printed circuit board includes data lines to communicate signals to the driver, the data lines arranged on a signal layer opposing the second power layer.
- 6. The interconnect circuit of claim 1 wherein the driver includes a power input, a signal input, and a signal output;
the first power supply output is connected to the power input of the driver; and the termination device is connected between the output of the second power supply and one of the signal output or the signal input of the driver.
- 7. The interconnect circuit of claim 1 further comprising a plurality of drivers; and
termination devices corresponding to each of the plurality of drivers.
- 8. An interconnect circuit for communicating data, comprising:
means for buffering data; means for impedance matching in communication with each means for buffering data; first means for supplying power to the means for buffering data; second means for supplying power in communication with the means for impedance matching; and a first decoupling capacitor in communication with the first means for supplying power and the second means for supplying power.
- 9. The interconnect circuit of claim 8 wherein the first means for supplying power is referenced to ground; and
further including a first means for filtering connected between the first means for supplying power and ground.
- 10. The interconnect circuit of claim 8 assembled on a printed circuit board.
- 11. The interconnect circuit of claim 10 wherein the printed circuit board includes;
a first power layer including a first power conductor to distribute power from the first power supply; and a second power layer including a second power conductor to distribute power from the second power supply, the second power conductor arranged opposing the first powerconductor.
- 12. The interconnect circuit of claim 11 wherein the printed circuit board includes data lines to communicate signals to the buffering means, the data lines arranged on a signal layer opposing the second power layer.
- 13. The interconnect circuit of claim 8 wherein the buffering means includes a power input, a signal input, and a signal output;
the first means for supplying power is connected to the power input of the buffering means; and the means for impedance matching is connected between the output of the second means for supplying power and one of the signal output or the signal input of the buffering means.
- 14. The interconnect circuit of claim 8 further comprising a plurality of means for buffering; and
means for impedance matching corresponding to each of the plurality of means for buffering.
- 15. A method for communicating data over a transmission line, comprising:
providing a driver to buffer the data, the driver having a power input; providing a termination device to impedance match the driver; supplying power to the power input of the driver; supplying power to the termination device; and forming a high-frequency current path between the power input of the driver and the termination device.
- 16. The method of claim 15 further comprising filtering power supplied to the driver and the termination device.
- 17. The method of claim 15 further comprising providing a printed circuit board to contain the interconnect circuit.
- 18. The method of claim 17 further comprising distributing power to the power input of the driver through a first powerconductor;
distributing power to the termination device through a second powerconductor; and arranging the first power conductor opposing the second powerconductor.
- 19. The method of claim 18 further comprising forming data lines on the printed circuit board to communicate signals to the buffering means; and
arranging the data lines opposing the second power layer.
- 20. The method of claim 19 wherein arranging the data lines includes forming the data lines on a signal layer.
- 21. The method of claim 18 wherein the first power conductor is included on a first layer and the second power conductor is included on a second layer.
- 22. The interconnect circuit of claim 1 wherein the second power supply output is referenced to ground;
further including a second filter capacitor having a capacitance, connected between the second power supply output and ground; and the first decoupling capacitor having a capacitance at least equal to the second filter capacitor capacitance.
- 23. The interconnect circuit of claim 22 wherein the capacitance of the first decoupling capacitor is at least 10 times greater than the capacitance of the second filter capacitor.
- 24. The interconnect circuit of claim 8 wherein the second means for supplying power is referenced to ground;
further including a second filter capacitor having a capacitance, connected between the second means for supplying power and ground; and the first decoupling capacitor having a capacitance at least equal to the second filter capacitor capacitance.
- 25. The interconnect circuit of claim 24 wherein the capacitance of the first decoupling capacitor is at least 10 times greater than the capacitance of the second filter capacitor.
- 26. The method of claim 16 wherein filtering the power supplied to the termination device includes providing a filter capacitor having a capacitance;
wherein forming a high-frequency current path includes providing a decoupling capacitor having a capacitance; and selecting the capacitance of the decoupling capacitor to be at least equal to the capacitance of the filter capacitor.
- 27. The method of claim 26 wherein the capacitance of the first decoupling capacitor is at least 10 times greater than the capacitance of the second filter capacitor.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of the filing date of U.S. provisional application No. 60/413891 filed Sep. 25, 2002, the content of which is herein incorporated by reference in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60413891 |
Sep 2002 |
US |