1. Field of the Invention
The present invention relates to a level translation circuit that employs a pass switch device used for port isolation, and, more particularly, to level translation circuits that provide a two way path for signals between circuits having different power supply levels.
2. Background Information
Level translators include a pass device, typically and MOS transistor, with its drain defined as one port and its source defined as a second port. Level translation allows information transfer between, for example, a system powered from +3V connected to one port and one powered by +1.8V to the second port.
Known systems were directed to preserving isolation and operability regardless, inter alia, of power supply sequencing, while lowering power dissipation and increasing speed.
One limitation, however, persists. That limitation is that when the power supply to the pass switch is zero or very low, higher potentials at the ports of pass switch may cause an off pass switch to turn on causing a malfunction or improper logic operation of one or both of the circuits connected to the ports or to the pass switch itself.
The term “connected” as used herein means functionally in contact or coupled where passive or other components may be interspersed that do not affect the functionality of the “connection.”
It would be advantageous to ensure that the pass switch off state remains regardless of the voltage at the ports and the power supply for the pass switch itself.
The present invention provides maintaining the pass switch off condition, when the power supplies of the circuits being isolated present to the ports, voltage levels that exceed that of the pass switch. The present invention evaluates the difference between the port voltages and the pass switch, and ensures that the pass switch off condition remains regardless of the port voltages.
Illustratively, the present invention provides a circuit that selects the voltages at either port of the pass switch and supplies the higher voltage to control the pass switch. In this manner the gate voltage of the pass switch will always be the lower or equal to the voltages at either port, and the off condition of the pass switch will be maintained.
It will be appreciated by those skilled in the art that although the following Detailed Description will proceed with reference being made to illustrative embodiments, the drawings, and methods of use, the present invention is not intended to be limited to these embodiments and methods of use. Rather, the present invention is of broad scope and is intended to be defined as only set forth in the accompanying claims.
The invention description below refers to the accompanying drawings, of which:
In normal operation where Vcc is some positive value, the circuit of
Still in normal operation, in
However, if Vcc is zero, the operation calls for the transistor 4 to be off regardless of the voltages at A or B and regardless of the voltage slew rates of A or B.
If Vcc is zero, consider EN to be zero. This will be the case as Vcc is assumed to be powering the circuit producing EN. The gates of M4, M5 and M6 are zero and they are off. M0 and M1 are cross coupled inverters as are M9 and M8. The sizes of these transistors are selected such that the cross coupled inverters will resolve to the point Ia being at zero volts. The size selection will have M0 and M8 smaller (and thus higher on resistances) than M1 and M9. Ia will be low and turn on M3, wherein D will be equal to Vsig.
Note that if EN were high while Vcc is zero, M7 may be on, M5 and M6 off, but M4 would be on and Ia again would be low. M3 would be on and D would still equal Vsig.
In the instance where EN is low and Vcc high Ia will be high, D will be low and the pass transistor will be on. If Vcc then goes low, M5 and M6 will turn off (M4 is already off). M6 was holding D low and D is now released and floating.
In operation, from
M10, M0 and the capacitor C form an RC delay that, along with the relative sizes of the cross coupled transistors, ensure the above operation. The capacitor C slows the response of Ia enough to allow the cross coupled gates to resolve the Vsig changes that will maintain Ia low. M10 further slows by increasing the series resistance in the charging path for capacitor C. The capacitor C also inhibits fast edges at Vsig from traversing M0 and latching the cross coupled transistors into the wrong state and thus affecting Ia.
It should be understood that above-described embodiments are being presented herein as examples and that many variations and alternatives thereof are possible. Accordingly, the present invention should be viewed broadly as being defined only as set forth in the hereinafter appended claims.
Number | Name | Date | Kind |
---|---|---|---|
5350951 | Adachi | Sep 1994 | A |
5963080 | Miske et al. | Oct 1999 | A |
6163199 | Miske et al. | Dec 2000 | A |
7061274 | George | Jun 2006 | B2 |
7492207 | Cornelissens et al. | Feb 2009 | B2 |
Number | Date | Country | |
---|---|---|---|
20100060337 A1 | Mar 2010 | US |