Claims
- 1. A voltage regulator for controlling an on-chip voltage generator which produces a boost voltage V.sub.BST supplied to one of two inputs to each of a plurality of word line drivers in a memory array, the other input to each of said word line drivers receiving a power supply voltage V.sub.DD, said voltage regulator comprising:
- means for generating a reference voltage V.sub.REF ;
- first differential means for producing a transition voltage V.sub.X from said reference voltage V.sub.REF and said power supply voltage V.sub.DD , said transition voltage being representative of a fluctuation in said power supply voltage;
- first transistor means for comparing said power supply voltage V.sub.DD with said boost voltage V.sub.BST ;
- second transistor means for comparing said transition voltage V.sub.X with said reference voltage V.sub.REF ; and
- a latching comparator coupled to receive the signal outputs from said first transistor and said second transistor, said latching comparator outputting a boost voltage control signal for said on-chip voltage generator, said control signal operating to define the following boost voltage:
- V.sub.BST =-V.sub.BASE +V.sub.DD -V.sub.X.
- 2. The voltage regulator of claim 1, further including:
- second differential means for producing a level shifted boost voltage from said boost voltage V.sub.BST, reference voltage V.sub.REF and power supply voltage V.sub.DD ;
- said first transistor means including means for comparing said power supply voltage V.sub.DD with said level shifted boost voltage; and
- said latching comparator outputting a boost voltage control signal to said on-chip voltage generator to define the following boost voltage:
- V.sub.BST =-V.sub.BASE +V.sub.DD -V.sub.X.
- 3. The voltage regulator of claim 2, wherein said first differential means and said second differential means each compensate for the effects of temperature variations on the respective voltages.
- 4. The voltage regulator of claim 1, wherein said reference voltage V.sub.REF generating means comprises an on-chip bandgap reference voltage generator.
- 5. The voltage regulator of claim 1, wherein said memory array comprises a DRAM structure.
Parent Case Info
This application is a division of application Ser. No. 07/771,295, filed Oct. 3, 1991, U.S. Pat. No. 5,268,871.
US Referenced Citations (3)
Divisions (1)
|
Number |
Date |
Country |
Parent |
771295 |
Oct 1991 |
|