1. Field of the Invention
The present invention relates to integrated circuits. More particularly, the present invention relates to integrated circuits having multiple voltage power supply requirements and to a power-up and power-down circuit for use on such an integrated circuit.
2. The Prior Art
As integrated circuit functions become more complex, the power-supply requirements for the integrated circuits also increase in complexity. For example, an emerging trend is to provide both analog and digital functions on the same integrated circuit die. The power supply requirements for an integrated circuit including both analog and digital functions include provision for more than one voltage to be supplied to the integrated circuit. Typical requirements for such an integrated circuit fabricated according to presently-practiced technology may include the requirement to supply both 1.5 volts and 3.3 volts for circuitry internal to the integrated circuit.
A power-up and power-down circuit for use on an integrated circuit includes a voltage regulator set for a first voltage used by circuits in the integrated circuit. A first I/O pad of the integrated circuit is coupled internally to an input to the voltage regulator and to circuits in the integrated circuit that use a second voltage. The second voltage used by the integrated circuit is externally coupled to the first I/O pad. A second I/O pad is coupled internally to an output of the voltage regulator that is configured to drive the base of an external emitter-follower transistor. A third I/O pad of the integrated circuit is coupled internally to a feedback input of the internal voltage regulator. In operation, an external transistor will have its collector coupled to the first I/O pad, its base coupled to the second I/O pad and its emitter coupled to the third I/O pad. An external filter capacitor will be coupled between the emitter of the transistor and ground. A fourth I/O pad of the integrated circuit is coupled internally to logic circuitry that controls power-up and power down of the integrated circuit from internal signals including internal signals from a real-time clock circuit disposed on the integrated circuit. A fifth I/O pad provides the first voltage to internal circuits on the integrated circuit.
Those of ordinary skill in the art will realize that the following description of the present invention is illustrative only and not in any way limiting. Other embodiments of the invention will readily suggest themselves to such skilled persons.
Referring to
As may be seen from
A reference input of voltage regulator 16 is coupled to the output of bandgap reference circuit 20. An output of the voltage regulator circuit 16 is coupled to a second I/O pad 24. The output of the voltage regulator 16 is designed to drive the base of an external NPN transistor, shown at reference numeral 26 connected as an emitter-follower. The collector of external transistor 26 may be coupled to the second power-supply voltage that is supplied to the first I/O pad 18. The emitter of external transistor 26 supplies the regulated first power-supply voltage and is coupled to a filter capacitor 28, the other plate of which is referenced to ground as is known in the art. The second power-supply voltage at the emitter of the external transistor 26 is fed back to voltage regulator 16 via third I/O pad 30 as is known in the art.
Voltage regulator circuit 16 has an enable input that may be controlled from circuits inside integrated circuit 10, such as a real-time clock or programmable logic circuits 14. The enable input to voltage regulator 16 may also be controlled from an external source through fourth I/O pad 32. The regulated voltage from the emitter of transistor 26 is provided to the integrated circuit through a fifth I/O pad 36 through a connection external to the device. As is customary, ground is provided to integrated circuit 10 through a sixth I/O pad 34.
More particularly, in the exemplary embodiment of
The free input of NOR gate 44 is coupled to the output of OR gate 56. One input of OR gate 56 is driven by the output of real-time clock 58. Real-time clock 58, and the crystal oscillator 60 that drives it using an external crystal 62 as is known in the art, are driven from the second power-supply voltage at first I/O pad 18. Real-time clock 58, and crystal oscillator 60 are always running so long as the second power-supply voltage is present on first I/O pad 18. The second input of OR gate 56 may be driven from programmable logic circuit 14 if a portion of it is programmed (or hardwired) to provide a power-supply control function.
Boundary-scan register chain 64 may be provided in the circuit of
Normally, the free inputs of both NOR gates 42 and 44 are held at a logic low level. Initially, the output of NOR gate 42 will be at a logic high level, forcing the output of NOR gate 44 (and the other input of NOR gate 42 which it drives) to be at a logic low level. This can be accomplished by selecting the relative sizing of NOR gates 42 and 44 or by assuring that a logic high level is provided to the free input of NOR gate 44 at power-up of the second power-supply voltage.
The inverting input of AND gate 40 will be at a logic low level and its output will thus be at a logic high level. The second input of OR gate 38 will be at a logic low level and its output will be at a logic high level, disabling voltage regulator 16.
If switch 54 is closed, fourth I/O pad 32 goes to a logic low level, forcing the free input of NOR gate 42 to a high logic level through the output of inverter 52. The output of NOR gate 42 will be forced to a logic low level, driving the output of NOR gate 44 to a logic high level since its other input is also at a logic low level. This will latch the output of NOR gate 42 to the logic low state, enabling voltage regulator 16. Once this occurs, further activation of switch 54 will have no effect on the voltage regulator 16 through NOR gate 42.
As shown in
Control circuits or state machines for implementing particular power-up and power-down control functions may be appropriately implemented in programmable logic circuitry 14. Persons of ordinary skill in the art know how to implement such circuits in programmable logic to provide particular control functions that are simply a matter of design choice and are beyond the scope of the present invention.
Persons of ordinary skill in the art will appreciate that the control gates discussed in the preceding text are powered from first I/O pad 18, to allow immediate control of the power-up and power-down circuit of the present invention.
The power-up and power-down circuit of the present invention is versatile and allows significant control over the first power-supply voltage. In its initial state when the second power-supply voltage is applied to first I/O pad 18, voltage regulator 16 is disabled. A low-going signal from an external source at fourth I/O pad 32 will enable the voltage regulator 16 as previously disclosed herein.
Voltage regulator 16 may be disabled as a result of any one of several events. First, a second low-going signal at fourth I/O pad 32 may be sensed by logic circuitry 14, which can then provide a disable signal through OR gate 56. In addition, logic circuits disposed inside logic circuitry 14 may provide a disable signal through OR gate 56 in response to any number of internal or external conditions being met. The range of possibilities in this regard is vast, being limited only by the requirements of any particular design and the imagination of the application designer. The operation of the present invention is thus not limited to operating in response to any particular internal or external conditions.
Finally, the operation of the power-up and power-down circuit of the present invention may be controlled by real-time clock 58 through the other input of OR gate 56. Persons of ordinary skill in the art will recognize that voltage regulator 16 may be both enabled and disabled when the output of OR gate 56 is controlled by real-time clock 58. As will be appreciated by persons of ordinary skill in the art, real-time clock 58 may be programmed to issue “sleep” or “wake-up” signals at preselected intervals and may provide a logic high input to OR gate 56 during periods when voltage regulator 16 is to be disabled. The output of OR gate 56 is coupled to the inverting input of AND gate 40. A logic high level is first sent to the inverting input of AND gate 40 and the free input of NOR gate 44. A high level is latched at the output of NOR gate 42 while the voltage regulator 16 is still enabled because the inverting input of AND gate 40 is high. Then the signal to the inverting input of AND gate 40 and to the free input of NOR gate 44 is changed to a low logic level by the real-time clock due to the occurring of some event, consequently the voltage regulator 16 is disabled.
According to one exemplary aspect of the present invention, the other input of OR gate 38 may be coupled to a boundary-scan register chain 64 so that the voltage regulator 16 may be turned off for diagnostic purposes. Normally, this input of OR gate is held at a logic low level. If it is desired to disable voltage regulator 16 for diagnostic purposes, a logic high level is presented to this input via the boundary scan register.
According to another exemplary aspect of the present invention, bandgap reference circuit 20 has a first enable input coupled to the output of OR gate 38 to allow it to be disabled when voltage regulator 16 is disabled. A second enable input may be provided in bandgap reference circuit 20 to allow it to be separately enabled by boundary scan register chain 64 for diagnostic purposes.
While embodiments and applications of this invention have been shown and described, it would be apparent to those skilled in the art that many more modifications than mentioned above are possible without departing from the inventive concepts herein. The invention, therefore, is not to be restricted except in the spirit of the appended claims.
This application is a continuation of U.S. patent application Ser. No. 11/021,092, filed Dec. 22, 2004, now issued as U.S. Pat. No. 7,119,398.
Number | Name | Date | Kind |
---|---|---|---|
4165642 | Lipp | Aug 1979 | A |
4503494 | Hamilton et al. | Mar 1985 | A |
4758745 | Elgamal et al. | Jul 1988 | A |
4855954 | Turner et al. | Aug 1989 | A |
4870302 | Freeman | Sep 1989 | A |
4879688 | Turner et al. | Nov 1989 | A |
5101122 | Shinonara | Mar 1992 | A |
5132571 | McCollum et al. | Jul 1992 | A |
5237218 | Josephson et al. | Aug 1993 | A |
5237699 | Little et al. | Aug 1993 | A |
5336951 | Josephson et al. | Aug 1994 | A |
5451912 | Torode | Sep 1995 | A |
5559449 | Padoan et al. | Sep 1996 | A |
5563526 | Hastings et al. | Oct 1996 | A |
5684434 | Mann et al. | Nov 1997 | A |
5687065 | Majid | Nov 1997 | A |
5687325 | Chang | Nov 1997 | A |
5811987 | Ashmore, Jr. et al. | Sep 1998 | A |
5821776 | McGowan | Oct 1998 | A |
5877656 | Mann et al. | Mar 1999 | A |
5889701 | Kang et al. | Mar 1999 | A |
5949987 | Curd et al. | Sep 1999 | A |
5999014 | Jacobson et al. | Dec 1999 | A |
6034541 | Kopec, Jr. et al. | Mar 2000 | A |
6091641 | Zink | Jul 2000 | A |
6104257 | Mann | Aug 2000 | A |
6134707 | Herrmann et al. | Oct 2000 | A |
6145020 | Barnett | Nov 2000 | A |
6150837 | Beal et al. | Nov 2000 | A |
6191660 | Mar et al. | Feb 2001 | B1 |
6243842 | Slezak et al. | Jun 2001 | B1 |
6260087 | Chang | Jul 2001 | B1 |
6272646 | Rangasayee et al. | Aug 2001 | B1 |
6304099 | Tang et al. | Oct 2001 | B1 |
6334208 | Erickson | Dec 2001 | B1 |
6346905 | Ottini et al. | Feb 2002 | B1 |
6356107 | Tang et al. | Mar 2002 | B1 |
6389321 | Tang et al. | May 2002 | B2 |
6396168 | Ghezzi et al. | May 2002 | B2 |
6408432 | Herrmann et al. | Jun 2002 | B1 |
6414368 | May et al. | Jul 2002 | B1 |
6415344 | Jones et al. | Jul 2002 | B1 |
6433645 | Mann et al. | Aug 2002 | B1 |
6442068 | Bartoli et al. | Aug 2002 | B1 |
6483344 | Gupta | Nov 2002 | B2 |
6490714 | Kurniawan et al. | Dec 2002 | B1 |
6515551 | Mar et al. | Feb 2003 | B1 |
6526557 | Young et al. | Feb 2003 | B1 |
6552935 | Fasoli | Apr 2003 | B2 |
6594192 | McClure | Jul 2003 | B1 |
6600355 | Nguyen | Jul 2003 | B1 |
6614320 | Sullam et al. | Sep 2003 | B1 |
6651199 | Shokouhi | Nov 2003 | B1 |
6674332 | Wunner et al. | Jan 2004 | B1 |
6748577 | Bal | Jun 2004 | B2 |
6753739 | Mar et al. | Jun 2004 | B1 |
7030649 | Balasubramanian et al. | Apr 2006 | B1 |
7119393 | McCollum | Oct 2006 | B1 |
20010030554 | Ghezzi et al. | Oct 2001 | A1 |
20020007467 | Ma et al. | Jan 2002 | A1 |
20020108006 | Snyder | Aug 2002 | A1 |
20030001614 | Singh et al. | Jan 2003 | A1 |
20030005402 | Bal | Jan 2003 | A1 |
20030074637 | Pavesi et al. | Apr 2003 | A1 |
20030210585 | Bernardi et al. | Nov 2003 | A1 |
20030210599 | McClure | Nov 2003 | A1 |
20030214321 | Swami et al. | Nov 2003 | A1 |
20040008055 | Khanna et al. | Jan 2004 | A1 |
20040036500 | Bratt | Feb 2004 | A1 |
20050200998 | Rowan | Sep 2005 | A1 |
20050237083 | Bakker | Oct 2005 | A1 |
Number | Date | Country | |
---|---|---|---|
20060284324 A1 | Dec 2006 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11021092 | Dec 2004 | US |
Child | 11467279 | US |