Typical high side FET gate drivers rely on a bootstrapping circuit to provide an increased voltage to a gate terminal of the high side FET. Bootstrapping gate drivers store energy in the form of charge in capacitors while an associated high side FET is turned off, and use the stored charge to apply a voltage greater than a supply voltage to the gate terminal of the high side FET, keeping it turned on despite increases in voltage on a source terminal of the high side FET.
Bootstrapping gate driver 170 includes FETs 120 and 135, resistor 145, and capacitor 150. The gate terminal of FET 120 receives the input, and the source terminal of FET 120 is coupled to ground. The drain terminal of FET 120 is coupled to resistor 145 at node 155. Resistor 145 is further coupled to the source terminal of FET 135 at node 140. The gate terminal and the drain terminal of FET 135 are shorted together, configuring FET 135 as a diode, and coupled to supply voltage Vdd. Alternatively, FET 135 can be replaced with a diode with its cathode connected to Vdd and its anode connected to node 140.
Capacitor 150 is coupled between node 140 and the output. The gate terminal of FET 194 is coupled to node 155.
In response to a logic high input, FET 120 acts as a closed switch connecting node 155 to ground, causing high side FET 194 to turn off and act as an open switch and disconnecting the output from supply voltage Vdd. Capacitor 150 is charged from supply voltage Vdd via FET 135 and FET 192.
In response to the input being logic low, FET 120 acts as an open switch, disconnecting node 155 from ground. Diode-configured FET 135 and pullup resistor 145 increase the voltage on node 155 above the threshold voltage VTH of FET 194 and turn it on. FET 194 then acts as a closed switch and connects the output to supply voltage Vdd. As the voltage on the output increases, energy stored in capacitor 150 discharges through node 140, pull up resistor 145, and node 155, which increases the voltage on nodes 140 and 155. As the voltage on the output approaches the supply voltage Vdd, the voltage on node 155 increases to approximately the voltage on the output plus the voltage across capacitor 150, above the supply voltage Vdd. The increased voltage above Vdd on node 155 and the low on-resistance of FET 194 keep power FET 194 turned on as the voltage on its source terminal increases to approximately Vdd.
A turn-off FET 192 is incorporated into the gate driver. The gate terminal of FET 192 receives the input, and the source terminal of FET 192 is coupled to ground. The drain terminal of FET 192 is coupled to the output. In response to input being logic high, FET 192 acts as a closed switch, connecting the output to ground, and quickly decreasing the voltage at the output from approximately Vdd to ground.
Bootstrapping gate driver 170 advantageously balances static currents during turn-off of FET 194 with the length of the turn-on time using resistor 145. A larger resistance for resistor 145 decreases static currents in bootstrapping gate driver 170 and reduces the overall power consumption of bootstrapping gate driver 170, but also slows the turn-on of FET 194.
For a logic high input, FETs 120 and 192 are on. Hence, the voltage at node 155 and the voltage at the output are at ground. The bootstrap capacitor 150 is charged to Vdd - VGS_135, where VGS_135 is the gate-to-source voltage of FET 135. If VGS_135 is assumed to be zero, the bootstrap capacitor will be charged to Vdd. Circuitry for eliminating VGS_135 is disclosed in co-pending Application No. 18/062,660, entitled “Active Bootstrapping Drivers”, the disclosure of which is incorporated by reference.
For a logic low input, FETs 120 and 192 are off. The voltage on the bootstrap capacitor 150 is applied to the VGS of FET 194 (VGS_194) via resistor 145, with the voltage at node 140 equal to the voltage at node 155 and turning on FET 194. The output will increase to Vdd when the voltage at node 140 and the voltage at node 155 go above Vdd. due to the voltage stored on the bootstrap capacitor 150.
For a given bootstrap capacitor 150 having capacitance of CBS and a high side FET 194 having a gate-to-source capacitance of CGS_194, the gate-to-source voltage on FET 194 (VGS_194) will be equal to Vdd·CBS/(CBS + CGS_194) for a logic low input. A lower VGS_194 when the input is a logic low leads to slower pulling “out” to Vdd.
The prior art bootstrapping circuit of
1. The bootstrap capacitor 150 must have a much greater capacitance than the gate-to-source capacitance of FET 194 (CGS_194) to achieve a gate-to-source voltage on FET 194 (VGS_194) close to Vdd. For example, if CBS is nine times greater than CGS_194, the gate-to-source voltage on FET 194 (VGS_194) will be 0.9·Vdd for a logic low input. Hence, a large area is required for the bootstrap capacitor 150.
2. Also, the circuit of
This second disadvantage noted above can be alleviated to a degree using a cascaded bootstrapping driver circuit 290 as shown in
FET 265 is driven by a preceding (initial) bootstrapping stage 250. For a logic low input (0 volts), the gate voltage of FET 265 is greater than the voltage on node 260 by approximately Vdd, and increases in voltage when the voltage on node 260 increases in voltage because FET 265 is turned on. The increase in voltage at node 260 turns on high side FET 294 and the output voltage also increases. The voltages at nodes 240 and 270 are driven above Vdd, such that the output will be driven to about Vdd.
For a logic high input, FETs 265 and 294 are both off, and static current is only drawn through resistor 230, FET 235 and FET 220.
Since the size of FET 265 is much less than the size of high side FET 294, the bootstrap capacitor 245 can advantageously be much smaller than bootstrap capacitor 280.
The cascaded bootstrap circuit of
1. The channel resistance (RDS_ON) of FET 265 is much smaller than the resistance of resistor 145 in the circuit of
2. Resistor 230 can be much larger to reduce current consumption with a far lower penalty on the turn-on time of FET 265 (and also FET 294) due to the smaller size of FET 265.
However, the cascaded bootstrap circuit of
The present invention provides a pre-driven bootstrapping gate driver circuit that overcomes the above-noted deficiencies of the prior art. To reduce the size of the bootstrap capacitor, the gate-to-source voltage of the high side (pull-up) FET is pre-driven to an initial voltage (pre-driven voltage) before the bootstrap capacitor releases charge to charge up the gate-to-source voltage of the high side FET. This pre-driven voltage is applied through a pre-driven FET that allows current flow from the supply voltage to charge the gate of the high side FET to the pre-driven voltage. The pre-driven FET is turned on by a turn-on signal that occurs before the bootstrap capacitor releases charge. The pre-driven period (and hence, the pre-driven voltage) is determined from the time that the pre-driven FET begins to turn on, to the time that the bootstrap capacitor starts to release charge.
The pre-driven bootstrapping gate driven circuit of the present invention can be used in a cascaded bootstrapping gate driver circuit topology and/or in a multi-voltage bootstrapping gate driver circuit topology to include the additional features and advantages of those circuits.
The above features, objects, and advantages of the present disclosure will become more apparent from the detailed description set forth below when taken in conjunction with the drawings, in which like reference characters identify correspondingly throughout and wherein:
In the following detailed description, reference is made to certain embodiments. These embodiments are described with sufficient detail to enable those skilled in the art to practice them. It is to be understood that other embodiments may be employed and that various structural, logical, and electrical changes may be made. The combinations of features disclosed in the following detailed description may not be necessary to practice the teachings in the broadest sense, and are instead taught merely to describe particularly representative examples of the present teachings.
To reduce the total capacitance required in the bootstrapping gate driver circuit of
For example, if the gate-to-source capacitance of high side FET 394 is CGS_394, bootstrap capacitor 380 is charged to Vdd initially, and the initial gate-to-source voltage of VGS_394 is VGPD, then the final gate-to-source voltage of VGS_394 given as VGS_394 (F) will be:
If the desired VGS_394 (F) is 0.9·Vdd, and VGBD is about 0.3·Vdd, then the required CBS394 can be calculated to be 6·CGS_394, which is 33.3% reduction from the required CBS394 (~9·CGS_394) in
To pre-drive the gate-to-source voltage of FET 394 (VGS_394), pre-driven FET 385 is added and coupled to the gate of high side FET 394. Pre-driven FET 385 is driven by the input b′, which is the logic inversion of the input, but happens slightly earlier as shown.
As shown in the timing diagram of
Depending on the length of the pre-driven period, the maximum voltage at node 355 is limited to approximately (Vdd - VT), where VT is the threshold voltage of pre-driven FET 385 in
When the voltage at node 355 in
If the voltage at node 355 in
If the voltage at node 355 in
When input b′ and the input go back to low and high, respectively, the voltage at node 355 and the output will be driven to logic low. Then, the bootstrap capacitor 380 will be recharged to Vdd, getting ready for the next period of the output going from low to high.
FETs 320, 335, 375, 392 and 394 in
Referring now to
Although only one cascade stage 550 of cascaded driver 590 is shown in
The pre-driven period is defined approximately by the high-to-low delay of the inverter 535. Inverter can be implemented using a bootstrapping stage similar to
Referring to
The pre-driven bootstrapping drivers of the present invention have the following features and advantages:
The area of the bootstrap capacitors is usually the dominant area for bootstrapping drivers implemented in GaN technology. The pre-driven bootstrapping driver circuitry of the present invention allows the size of the bootstrap capacitors to be reduced.
The pre-driven bootstrapping driver circuitry of the present invention can be used in conjunction with other bootstrapping driver circuits, including cascaded bootstrapping driver circuits and multi-voltage bootstrapping driver circuits, as described in connection with
When the pre-driven voltage is adjusted to about the threshold voltage of the FET (approximately equal to 0.3·Vdd to 0.4 ·Vdd) by adjusting the pre-driven period, the size of the bootstrap capacitors can be reduced by 33.3% to 44.4%.
Since the multi-voltage bootstrapping driver circuit of
Since the bootstrap capacitor for the final high side (pull-up) FET of a cascaded bootstrapping driver is reduced in size, the FETs for switching the bootstrap capacitors in the preceding cascaded stages can be reduced. As a result, the bootstrap capacitor in each cascaded stage can also have a smaller size. This leads to a further overall reduction of the driver size.
Smaller bootstrap capacitor sizes also lead to faster settling on all the cascaded bootstrapping stages. Hence, the proposed technique also improves the overall rise time of the driver.
The above description and drawings are only to be considered illustrative of specific embodiments, which achieve the features and advantages described herein. Modifications and substitutions to specific process conditions can be made. Accordingly, the embodiments of the invention are not considered as being limited by the foregoing description and drawings.
This application claims the benefit of U.S. Provisional Application No. 63/288,063 filed Dec. 10, 2021, the disclosure of which is incorporated by reference in its entirety.
Number | Date | Country | |
---|---|---|---|
63288063 | Dec 2021 | US |