Claims
- 1. An apparatus for rectifying an input current, comprising:
- (a) a p-channel transistor and an n-channel transistor having common gates connected to ground and common sources connected to an input current I.sub.in ;
- (b) a first current mirror with its input connected to the drain of said n-channel transistor, and its output connected to the drain of said p-channel transistor;
- (c) a second current mirror with the drain of said p-channel transistor as an input and a rectified output current I.sub.out as an output; and
- (d) a third current mirror having a bias current I.sub.ref as an input and the output of said second current mirror as an output, wherein the rectified output current is thereby offset and equals I.sub.out -I.sub.ref.
- 2. An apparatus according to claim 1, wherein:
- said first and second current mirrors each comprise a four transistor CMOS current mirror.
- 3. An apparatus according to claim 1, wherein:
- said first, second, and third current mirrors each comprise a four transistor CMOS current mirror.
- 4. In an apparatus for the analog to digital conversion of a signal having a plurality of stages for performing the conversion algorithm I.sub.out =2.vertline.I.sub.in .vertline.-I.sub.ref, wherein I.sub.in is the current at the input of a particular stage, I.sub.out is the current at the output of that stage which becomes the I.sub.in to the next stage, and I.sub.ref is a chosen reference current, each stage comprising a current rectifier, and a first current mirror having said I.sub.ref as an input and said I.sub.out as an output,
- wherein a bit of information is obtained from the direction of the current flow of each I.sub.in, the bit obtained from each stage together forming a Gray code output word, a current rectifier, comprising:
- (a) a p-channel transistor and an n-channel transistor having common gates connected to ground and common sources connected to an input current I.sub.in ;
- (b) a second current mirror with its input connected to the drain of said n-channel transistor, and its output connected to the drain of said p-channel transistor; and
- (c) a third current mirror with the drain of said p-channel transistor as an input and the rectified output current I.sub.out as an output, wherein said third current mirror has at least one transistor on its input side and at least one transistor on its output side, and the transistors on the output side of said third current mirror are twice the width of the corresponding transistors on the input side of said current mirror, to provide a rectified gain of two.
Parent Case Info
A divisional of U.S. application Ser. No. 822,396 filed Jan. 27, 1986, which is hereby incorporated by reference herein.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4445053 |
Jaeger et al. |
Apr 1984 |
|
4495425 |
McKenzie |
Jan 1985 |
|
Non-Patent Literature Citations (1)
Entry |
Dewitt et al, Transistor Electronics, McGraw-Hill Book Company, Inc., 1957, pp. 200-203. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
822396 |
Jan 1986 |
|