The invention relates generally to the field of circuit design and in particular to improving the accuracy of a floating gate voltage reference circuit.
One of the key performance parameters for precision voltage references and comparators is the temperature coefficient (TC). The TC parameter specifies the amount of voltage change which occurs as a result of a change in temperature. TC for a given component may be positive, negative, or may change direction over various temperature ranges.
The bandgap and buried zener are two known methods for implementing voltage references. The bandgap and buried zener voltage references utilize special bipolar or BiCMOS process technologies. These types of references require various trimming methods, e.g., laser trimmed thin-film resistors or metal fuses, for achieving close to 1 mV initial accuracy and a TC at or below 5 ppm per degree C.
More recently, a precision floating gate voltage reference (FGREF) has been implemented on EEPROM CMOS technology. A precision floating gate voltage reference stores a known voltage on a floating capacitor tied to the input of an opamp. Tunnel diodes are typically used as switches to charge the floating capacitor during the programming (set) mode. The TC of the FGREF depends on the TC of the storage capacitor. In order to achieve close to zero TC, known circuits and methods utilize a mix of different types of capacitors for causing the composite TC of the capacitors to be near zero.
The temperature coefficient of voltage reference circuit 10 is a function of the TC of the capacitor C. The TC of capacitor C is typically fairly low (˜+20 ppm/C) for Poly1/Poly2 capacitors in CMOS technology. Since the storage node 11 is floating and fully protected from any outside or inside contact, charge conservation principles can be applied to calculate the TC of Vout due to the change in the value of Capacitor C with temperature. A set of Equations 1 below shows that TC of Vout is the negative of the TC of the capacitor C.
EQUATIONS 1: Charge at Storage Node 11 is given by Q(t0)=constant, determined at programming time and a selected temperature, t0.
Assume: C(t)=C0(1+α(t−t0)), where t0=25° C. (ambient temperature), where t is the die temperature, C0 is the capacitance of capacitor C, and α is the TC of capacitor C.
Since the TC of Vout is the negative of the TC of the capacitor C, in order to get zero TC at Vout, capacitors with near-zero TC are required. In one known method, two different types of capacitors are combined for minimizing TC.
EQUATIONS 2: Where t=die Temperature, t0=ambient temperature during the programming of the voltage reference circuit, Δt=t−t0, α=TC of a CP type capacitor, and β=TC of a CPD type capacitor:
Thus, by choosing CP0/CPD0 appropriately, one can get a Zero TC value.
In
As shown in
What is therefore needed is a method for TC cancellation for a floating gate voltage reference that uses only one type of capacitor so as to provide a predictable and programmable TC for the overall voltage reference generator circuit. What is also needed is an analog floating gate voltage reference circuit for accurately programming a desired charge level on a floating gate and for making TC reduction methods more reliable and repeatable for different output voltage values.
The present invention overcomes the drawbacks of known circuits and methods by providing a circuit and method for minimizing TC more reliably in a high precision floating gate reference. The circuit and corresponding method of the present invention uses only one type of capacitor so as to provide a predictable as well as a programmable TC for such references.
In one embodiment according to the present invention, a bandgap cell is coupled through a capacitor to the storage node in order to cancel the TC of the storage capacitor, wherein both capacitors are of the same type. The bandgap cell can be designed to have Positive TC (Proportional to Absolute Temperature (PTAT) source) or Negative TC (Voltage Base-Emitter (VBE) junction source).
An advantage of the present invention is that the TC of a PTAT or VBE source is very reliable and nearly process/technology independent. As a result, a more predictable and programmable TC of the overall FGREF is provided.
Standard CMOS technology has only one type of capacitor element. Thus, another advantage of the present invention is that it enables minimizing TC in a high precision floating gate voltage reference circuit utilizing standard CMOS technology.
Another advantage of the present invention is that it makes minimizing TC more predictable. In an alternative embodiment, a predictable TC value can be dialed in via a programmable control register.
Broadly stated, the present invention provides, in a floating gate voltage reference circuit for storing a predetermined voltage at a first node coupled to an input of an opamp wherein a voltage reference output is generated at the output of the opamp as a function of the charge of the floating gate, the reference circuit having a first capacitor coupled to the first node; a method for improving the accuracy of the voltage reference output as a function of temperature, comprising coupling a second capacitor to an input of the opamp; wherein the first capacitor and the second capacitor are the same type of capacitor; supplying a voltage source providing an output having a predetermined and substantially constant Temperature Coefficient (TC); and connecting the voltage source in series combination with the second capacitor so as to compensate for the TC of the first capacitor such that, during a read mode of the reference circuit, the temperature coefficient, TC, of the voltage reference output is substantially reduced.
Broadly stated, the present invention also provides a floating gate reference circuit for improving the accuracy of a voltage reference output as a function of temperature comprising a floating gate for storing charge thereon, the charge appearing at a first node coupled to an input of an opamp, wherein a voltage reference output is generated at the output of the opamp as a function of the charge of the floating gate, a first capacitor coupled to the first node; a second capacitor coupled to an input of the opamp; wherein the first capacitor and the second capacitor are the same type; and a voltage source providing an output voltage having a predetermined and substantially constant TC; the voltage source connected in series combination with the second capacitor so as to compensate for the TC of the first capacitor such that, during a read mode of the reference circuit, the TC of the voltage reference output is substantially reduced.
These and other embodiments, features, aspects, and advantages of the invention will become better understood with regard to the following description, appended claims and accompanying drawings.
The foregoing aspects and the attendant advantages of the present invention will become more readily appreciated by reference to the following detailed description, when taken in conjunction with the accompanying drawings, wherein:
a illustrates an exemplary circuit utilizing a differential scheme for implementing the method using two different type of capacitors method for minimizing TC;
b illustrates a schematic and corresponding symbology for a combined composite capacitor comprising a Poly1 to Poly2, CP type capacitor, and a Poly1 to N+ Diffusion, CPD type capacitor, as shown in the circuit in
a illustrates a conceptual schematic of a circuit having two capacitors of the same type and TC and a voltage source connected to capacitor C1;
b shows an embodiment further illustrating the concept of the present invention where a voltage source with TC=β is connected to capacitor C1 to cancel the TC of C0 in a voltage reference circuit;
c shows an embodiment of the circuit and method according to the present invention;
a is a simplified schematic of an alternative embodiment according to the present invention for canceling the TC of the main storage capacitor through use of a negative voltage source; and
b shows a preferred embodiment of the voltage reference circuit in
Reference symbols or names are used in the Figures to indicate certain components, aspects or features shown therein, with reference symbols common to more than one Figure indicating like components, aspects or features shown therein.
The present invention is a system and method for improving the accuracy of the output reference voltage (Vref) of a floating gate voltage reference circuit as a function of temperature. An object of the present invention is to minimize Tc in a high precision floating gate voltage reference circuit in a more predictable and programmable way.
a illustrates a conceptual schematic of a circuit 100 having two capacitors of the same type and TC and a voltage source connected to capacitor C1. The circuit 100 includes a series combination of a capacitor C1 and a positive voltage source, Vp. The series combination is connected in parallel with a capacitor C0 between a storage node at a voltage Vs and ground. The voltage source, Vp, has a predetermined and constant TC. The voltage source, Vp, can be made using bandgap cells, for example, having Proportional to Absolute Temperature (PTAT) voltage outputs which typically have a well defined TC of +3300 ppm/deg C. value. For this example, as the value of capacitor C1 varies with temperature, Vp also changes, thereby canceling the overall changes in voltage, Vs, as shown in a set of Equations 3.
EQUATIONS 3: Where t=die Temperature, t0=ambient temperature, i.e., 25° C., capacitors C0 and C1 are the same type of capacitors with the same TC=α:
At t0=25° C.,
VS(25)=VS0
VP(25)=VP0
Q(25)=C0VS0+C1(VS0−VP0)
Assuming VP(t) is provided such that:
Thus, again by choosing a proper ratio of C1/C0 or VP0, one can minimize TC.
b shows an embodiment further illustrating the concept of the present invention where a voltage source with TC=β is connected to capacitor C1 to cancel the TC of C0 in a voltage reference circuit. A voltage reference circuit 200 adds an opamp 22 to the circuit 30 in
c is a schematic of an embodiment of a voltage reference circuit 300 and corresponding method according to the present invention. The reference circuit 300 includes a voltage source generation circuit 310. The voltage source generation circuit 310 includes a 4 bit resistive Digital to Analog Converter (DAC) 302, schematically represented by distinct switch nodes 1-N for a switch SC that is controlled by a decoder 304. Decoder 304 receives 4 bits, C[3:0], in a conventional manner, for providing the desired programmable value of the PTAT voltage source, Vp. The reference circuit 300 also includes a storage capacitor C1 connected in series between the output of DAC 302 and an end of switch So that is connected to a noninverting input of opamp 22 at storage node 309. The other end of switch So is coupled to an input terminal 306. A storage capacitor Co is coupled between the storage node 309 and ground. Switch S1 is coupled between the input terminal 306 and the inverting input of opamp 22. Switches S0 and S1 are operable during the programming mode for setting the voltage on a storage node 309 and on the inverting input of an opamp 22, respectively, to a set voltage, Vs0, which is coupled to the circuit 300 at input terminal 306. Switch S2 is operable during the programming mode to set the output side of a feedback capacitor Cf0 to a desired reference voltage value VR. From Equations 3, it can be seen that the circuit in
Circuit 410 includes MOSFET transistors M0, M1, M2, M3, M4, and M5, PNP transistors Q1, Q2, and Q3, resistor R0, variable resistor R1, and a 4:16 decoder. Transistors M0, M1, M2, and M3 are connected so as to provide a current mirror that causes the current in transistors Q1 and Q2 to be either equal or an exact multiple of each other. For simplification of the description, it is assumed that transistor Q1 and transistor Q2 conduct the same amount of current. The size of the emitter area for transistor Q2 is ten times, i.e., 10×, the size for Q1, i.e., 1×. As a result, the base-emitter voltage of transistor Q2, VBE2, will be smaller than the base-emitter voltage of Q1, VBE1. The difference between the base-emitter voltages of transistors Q1 and Q2 is in accordance with the equation: ΔVBE=VBE2−VBE1=(kT/q)ln(10), where 10 is the ratio of the two emitter areas, k is Boltzmann's constant, and q is the electron charge. The voltages across transistor M0 and M1 are the same since it was assumed that the transistor Q1 and transistor Q2 conduct the same amount of current. This causes the voltage across resistor Ro to equal (kT/q)ln(10). The corresponding current for R0=VBE/R0=(kT/R0q)ln(10) which flows through transistor M3. The current through M4 is the same as the current for M3 and is referred to as PTAT since the current is Proportional To Absolute Temperature in accordance with (kT/R0q)ln(10).
In circuit 410, the current flowing through variable resistor R1 creates a voltage Vp as a function of the resistance set for variable resistor, R1 via the 4 to 16 decoder. Vp is the voltage across R1 and is given by VP=αR1/R0*(kT/q)ln(10), where αR1 is the resistance set for variable resistance R1 via the 4 to 16 decoder.
Another sample of the current from transistor M3, i.e., Iptat is forced to conduct from transistor M5. A current Iptat also flows through transistor Q3 and creates a voltage VB. The voltage VB is the base-emitter voltage of transistor Q3 since the base of Q3 is connected to ground. The temperature of a base-emitter junction of PNP transistor Q3 is known to vary by approximately −2 mv/° C. or 3000 ppm/° C. over a very broad temperature range.
a is a simplified schematic of an alternative embodiment according to the present invention for canceling the TC of the main storage capacitor through use of a negative voltage source. In the circuit 500 in
b shows a circuit 600 according to a preferred embodiment of the voltage reference circuit in
For circuit 600, in order to adjust TC of reference voltage, V0, either the magnitude of VB or the magnitude of Cf1 can be adjusted. Referring to
The present invention according to the embodiment in
The exemplary circuit 410 in
Equations 4 show that, for a particular VB value, by choosing a proper ratio of Cf1/Cf0 or VB0, TC can be minimized.
EQUATIONS #4:
For VB(t) such that:
Thus, by choosing a proper ratio of Cf1/Cf0 or VB0, one can minimize TC.
According to an alternative embodiment of the present invention, the voltage source for the voltage reference of the present invention may also be provided by another floating gate reference.
As described above, the present invention minimizes TC more reliably in a high precision floating gate reference. The circuit and corresponding method of the present invention uses only one type of capacitor so as to provide a predictable as well as programmable TC for such references.
Although specific embodiments of the invention have been described, various modifications, alterations, alternative constructions, and equivalents are also encompassed within the scope of the invention.
The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense. It will, however, be evident that additions, subtractions, deletions, and other modifications and changes may be made thereunto without departing from the broader spirit and scope of the invention as set forth in the claims.