Claims
- 1. A processing system for an imager device comprising:a camera system for producing an imager signal; a correlated double sample (CDS) circuit for receiving data from an imager; a variable gain amplifier (VGA) circuit configured to be selectably settable at one of a plurality of predetermined data resolution levels wherein one of the predetermined data resolution levels is a reduced data resolution level; a low power mode analog-to-digital converter (ADC) having a selectable narrow bit-width output and coupled to said VGA circuit; and a gain adjust circuit coupled to said ADC, said gain adjust circuit configured to produce an output signal of selected magnitude.
- 2. A processing system according to claim 1 wherein said VGA includes at least a single amplifier which is settable between first and second predetermined current levels.
- 3. The proceeding system according 2 wherein one of the first and second predetermined current levels is a reduced drive current level.
- 4. The processing system according to claim 3 wherein the VGA selectably set to the reduced drive current level produces a preview digital image.
- 5. A method for processing image signals, comprising:producing an image signal; amplifying said image signals at a selected one of first and second drive current levels; converting said image signals into digital signals having a selected one of first and second data solution levels; and selecting a reduced drive current level to produce a preview digital image.
- 6. The method according to claim 5 including selecting a high drive current level to produce an enhanced digital image.
- 7. The method according to claim 6 wherein said enhanced digital image is a still image.
- 8. The method according to claim 5 wherein said preview digital image is a video image.
- 9. A processing system for an imager device comprising:a camera system for producing an imager signal; a correlated double sample (CDS) circuit for receiving data from an imager; a variable gain amplifier (VGA) circuit configured to be selectably settable at one of a plurality of predetermined data resolution levels wherein one of the predetermined data resolution levels is a reduced data resolution level; a low power mode analog-to-digital converter (ADC) having a selectable narrow bit-width output and coupled to said VGA circuit; a gain adjust circuit coupled to said ADC, said gain adjust circuit configured to produce an output signal of selected magnitude; and a compander coupled to said gain adjust circuit for reducing the bit-width of the output signal produced by said gain adjust circuit.
- 10. The processing system according to claim 9 wherein said VGA includes at least a single amplifier which is settable between first and second predetermined current levels.
- 11. The processing system, according to claim 10 wherein one of the first and second predetermined current levels is a reduced drive current level.
- 12. The processing system according to claim 11 wherein the VGA selectably set to the reduced drive current level produces a preview digital image.
- 13. A method for processing image signals, comprising:producing an image signal; amplifying said image signals at a selected one of first and second drive current levels wherein one of said first and second drive current levels is a reduced drive current level; and converting said image signals into digital signals having a selected one of first and second data resolution levels wherein one of said first and second data resolution levels is a reduced data resolution level.
- 14. The method according to claim 13 further comprising:selecting the reduced drive current level to produce a preview digital image at the reduced data resolution level.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is related to patent application Ser. Nos. 09/283,098; 09/283,112: 09/282,515: 09/283,779; 09/282,523, respectively entitled “Phase Locked Loop Circuits, Systems, and Methods” having inventors Douglas R. Holberg and Sandra Marie Johnson “CCD Imager Analog Processor Systems and Methods” having inventors Douglas R. Holberg, Sandra Marie Johnson, Nadi Raflk Itani, and Argos R. Cue “Amplifier System with Reducable Power” having as inventor Nadi Rafik Itani “dynamic Rance Extender Apparatus, System, and Method for Digital Image Receiver System” having inventors Sandra Marie Johnson and Nadi Rafik Itani, which has issued into U.S. Pat. No. 6,252,636 on Jun. 26, 2001 and “Successive Approximation Apparatus, System, and Method for Dynamic Range Extender” having as inventor Nadi Rafik Itani each of these applications filed on even date herewith, and each incorporated herein by reference in its entirety.
US Referenced Citations (12)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 1067775 |
Jan 2001 |
EP |