The present invention relates to integrated circuit fabrication methods and, more particularly, to methods of forming integrated circuit substrates using semiconductor-on-insulator (SOI) fabrication techniques.
A variety of conventional methods are available for printing integrated circuit device structures on substrates. Many of these device structures may include nanostructures, microstructures, flexible electronics, and/or a variety of other patterned structures. Some of these device structures are disclosed in U.S. Pat. Nos. 7,195,733 and 7,521,292 and in US Patent Publication Nos. 2007/0032089, 20080108171 and 2009/0199960, the disclosures of which are hereby incorporated herein by reference.
Progress has also been made in extending the electronic performance capabilities of integrated circuit devices on plastic substrates in order to expand their applicability to a wider range of electronic applications. For example, several new thin film transistor (TFT) designs have emerged that are compatible with processing on plastic substrate materials and may exhibit significantly higher device performance characteristics than thin film transistors having amorphous silicon, organic, or hybrid organic-inorganic semiconductor elements. For example, U.S. Pat. No. 7,622,367 to Nuzzo et al. and U.S. Pat. No. 7,557,367 to Rogers et al. disclose methods of forming a wide range of flexible electronic and optoelectronic devices and arrays of devices on substrates containing polymeric materials. The disclosures of U.S. Pat. Nos. 7,557,367 and 7,622,367 are hereby incorporated herein by reference.
Methods of forming integrated circuit devices according to some embodiments of the invention include forming a sacrificial layer on a handling substrate and forming a semiconductor active layer on the sacrificial layer. A step is performed to selectively etch through the semiconductor active layer and the sacrificial layer in sequence to define a semiconductor-on-insulator (SOI) substrate, which includes a first portion of the semiconductor active layer. The sacrificial layer may be an electrically insulating layer. A multi-layer electrical interconnect network may be formed on the SOI substrate. This multi-layer electrical interconnect network may be encapsulated by an inorganic capping layer that contacts an upper surface of the first portion of the semiconductor active layer. This inorganic capping layer may be formed as an amorphous silicon layer or a metal layer, for example.
The capping layer and the first portion of the semiconductor active layer can be selectively etched to thereby expose the sacrificial layer. The sacrificial layer may then be selectively removed from between the first portion of the semiconductor active layer and the handling substrate to thereby define a suspended integrated circuit chip encapsulated by the capping layer.
According to additional embodiments of the invention, encapsulating the electrical interconnect network may be preceded by roughening the upper surface of the first portion of the semiconductor active layer so that a greater level of adhesion can be achieved between the capping layer and the semiconductor active layer. In some embodiments of the invention, the upper surface may be roughened by exposing the upper surface to a plasma etchant.
According to additional embodiments of the invention, selectively etching through the semiconductor active layer and the sacrificial layer may include selectively etching the semiconductor active layer and the sacrificial layer in sequence to define a trench therein having a bottom that exposes the handling substrate. This trench, which can be a ring-shaped trench that surrounds the SOI substrate, can be filled with an inorganic anchor (e.g., semiconductor anchor) in advance of forming the multi-layer electrical interconnect network. For example, the trench can be filled by depositing a semiconductor layer into the trench and onto the SOI substrate and then planarizing the deposited semiconductor layer to define a semiconductor anchor. In addition, selectively removing the sacrificial insulating layer from between the first portion of the semiconductor active layer and the handling substrate may include exposing a sidewall of the semiconductor anchor.
In additional embodiments of the invention, the multi-layer electrical interconnect network includes a plurality of interlayer dielectric layers, which can be selectively etched to expose the anchor. The encapsulating step may also include depositing the inorganic capping layer directly onto the exposed anchor. In some of these embodiments of the invention, the inorganic capping layer is formed as amorphous silicon and the anchor is formed as polysilicon.
According to additional embodiments of the invention, a method of forming an integrated circuit device may include forming a semiconductor-on-insulator (SOI) substrate anchored at a periphery thereof to an underlying handling substrate. The SOI substrate includes a semiconductor active layer on an underlying sacrificial layer. The methods further include forming a multi-layer electrical interconnect network, which has a plurality of interlayer dielectric layers, on the SOI substrate. A step is performed to selectively etch through the plurality of interlayer dielectric layers to expose an upper surface of the SOI substrate. The multi-layer electrical interconnect network is then encapsulated with an inorganic capping layer (e.g., a-Si), which contacts the exposed upper surface of the SOI substrate. A step is performed to selectively etch through the capping layer and the semiconductor active layer to expose the sacrificial layer. Then, the sacrificial layer is removed from the SOI substrate to thereby suspend the semiconductor active layer from the handling substrate. According to some of these embodiments of the invention, the step of forming a semiconductor-on-insulator (SOI) substrate may include anchoring the SOI substrate to the underlying handling substrate using a ring-shaped polysilicon anchor. In addition, the step of removing the sacrificial layer may include removing the sacrificial layer from the SOI substrate to thereby expose a sidewall of the ring-shaped polysilicon anchor.
Methods of forming substrates according to additional embodiments of the invention include forming a plurality of spaced-apart sacrificial patterns on a first substrate, such as a glass, quartz, ceramic, plastic metal or semiconductor substrate, for example. A semiconductor layer is formed on the plurality of spaced-apart sacrificial patterns and on portions of the first substrate extending between sidewalls of the plurality of spaced-apart sacrificial patterns. The semiconductor layer is patterned to define openings therein. These openings expose respective ones of the plurality of spaced-apart sacrificial patterns. A step is performed to selectively etch the plurality of spaced-apart sacrificial patterns through the openings to thereby convert at least a first portion of the patterned semiconductor layer into a plurality of suspended semiconductor device layers. These suspended semiconductor device layers are anchored to a second portion of the patterned semiconductor layer.
According to additional embodiments of the invention, the step of forming a plurality of spaced-apart sacrificial patterns includes forming a sacrificial layer on the first substrate and then roughening an upper surface of the sacrificial layer. The roughened surface of the sacrificial layer is then selectively etched to define the plurality of spaced-apart sacrificial patterns. In these embodiments of the invention, the step of forming a semiconductor layer includes depositing a semiconductor layer onto the roughened surface of the sacrificial layer. According to some of these embodiments of the invention, the roughening step may include exposing the surface of the sacrificial layer to a chemical etchant prior to cleaning. This sacrificial layer may include a material selected from a group consisting of molybdenum, aluminum, copper, nickel, chromium, tungsten, titanium and alloys thereof. In addition, the semiconductor layer may include a material selected from a group consisting of amorphous silicon, polycrystalline silicon, nanocrystalline silicon, and indium gallium zinc oxide, for example.
According to still further embodiments of the invention, the step of patterning the semiconductor layer includes selectively etching an upper surface of the semiconductor layer to define the openings. This step of selectively etching the upper surface of the semiconductor layer may be followed by printing the plurality of suspended semiconductor device layers onto a second substrate after the plurality of spaced-apart sacrificial patterns have been removed. This printing may be performed by contacting and bonding the upper surface of the semiconductor layer to the second substrate and then fracturing anchors between the plurality of suspended semiconductor device layers and the second portion of the patterned semiconductor layer by removing the first substrate from the second substrate.
Additional embodiments of the invention include printing substrates by forming a plurality of spaced-apart sacrificial patterns on a first substrate and then forming at least one thin-film transistor on each of the plurality of spaced-apart sacrificial patterns. A step is then performed to pattern a semiconductor layer associated with each of the plurality of thin-film transistors to define openings therein that expose respective ones of the plurality of spaced-apart sacrificial patterns. The plurality of spaced-apart sacrificial patterns are then selectively etched through the openings. This selective etching step converts at least a first portion of the patterned semiconductor layer into a plurality of suspended semiconductor device layers, which are anchored to a second portion of the patterned semiconductor layer. Following this step, the plurality of suspended semiconductor device layers are printed (e.g., contact bonded) onto a second substrate. The anchors between the plurality of suspended semiconductor device layers and the second portion of the patterned semiconductor layer are then fractured by removing the first and second substrates from each other. This fracturing step results in the formation of a plurality of separated semiconductor device layers that are bonded to the second substrate.
According to some of these embodiments of the invention, the step of forming at least one thin-film transistor includes forming source and drain electrodes of a first thin-film transistor on a first sacrificial pattern. An amorphous semiconductor layer is then formed on upper surfaces of the source and drain electrodes and on sidewalls of the first sacrificial pattern. An electrically insulating layer is then formed on the amorphous semiconductor layer and a gate electrode of the first thin-film transistor is formed on the electrically insulating layer.
According to alternative embodiments of the invention, the step of forming at least one thin-film transistor includes forming a gate electrode of a first thin-film transistor on a first sacrificial pattern and then forming an electrically insulating layer on the gate electrode and on sidewalls of the first sacrificial pattern. An amorphous semiconductor layer is formed on the electrically insulating layer and source and drain electrodes of the first thin-film transistor are formed on the amorphous semiconductor layer.
Additional embodiments of the invention include forming an array of suspended substrates by forming a plurality of spaced-apart sacrificial patterns on a first substrate. An amorphous semiconductor layer is formed on the plurality of spaced-apart sacrificial patterns and on portions of the first substrate extending between sidewalls of the plurality of spaced-apart sacrificial patterns. Portions of the amorphous semiconductor layer extending opposite the plurality of spaced-apart sacrificial patterns are then converted into respective semiconductor regions having higher degrees of crystallinity therein relative to the amorphous semiconductor layer. The amorphous semiconductor layer is patterned to define openings therein that expose respective ones of the plurality of spaced-apart sacrificial patterns. A step is then performed to selectively etch the plurality of spaced-apart sacrificial patterns through the openings to thereby convert at least a first portion of the patterned amorphous semiconductor layer into a plurality of suspended semiconductor device layers, which are anchored to a second portion of the patterned amorphous semiconductor layer. According to some embodiments of the invention, the converting step includes annealing the portions of the amorphous semiconductor layer extending opposite the plurality of spaced-apart sacrificial patterns. Alternatively, the converting step may include selectively exposing the portions of the amorphous semiconductor layer extending opposite the plurality of spaced-apart sacrificial patterns to laser light.
According to still further embodiments of the invention, the step of forming a plurality of spaced-apart sacrificial patterns includes forming a sacrificial layer on the first substrate and then roughening a surface of the sacrificial layer. A step is then performed to selectively etch the roughened surface of the sacrificial layer to define the plurality of spaced-apart sacrificial patterns. The step of forming an amorphous semiconductor layer includes depositing an amorphous semiconductor layer on the roughened surface of the sacrificial layer. The roughening step may include exposing the surface of the sacrificial layer to a chemical etchant prior to cleaning.
The present invention now will be described more fully with reference to the accompanying drawings, in which preferred embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein; rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. Like reference numerals refer to like elements throughout.
It will be understood that when an element or layer is referred to as being “on,” “connected to” or “coupled to” another element or layer (and variants thereof), it can be directly on, connected or coupled to the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer (and variants thereof), there are no intervening elements or layers present. Like reference numerals refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items and may be abbreviated as “/”.
It will be understood that, although the terms first, second, third etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present invention.
Spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the term “below” can encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the present invention. As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprising”, “including”, having” and variants thereof, when used in this specification, specify the presence of stated features, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, steps, operations, elements, components, and/or groups thereof. In contrast, the term “consisting of” when used in this specification, specifies the stated features, steps, operations, elements, and/or components, and precludes additional features, steps, operations, elements and/or components.
Embodiments of the present invention are described herein with reference to cross-section and perspective illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the present invention. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the present invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, a sharp angle may be somewhat rounded due to manufacturing techniques/tolerances.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which the present invention belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
According to alternative embodiments of the invention (not shown), the intermediate structure illustrated by
Referring now to
Referring now to
The methods of
As illustrated by
Referring now to
As illustrated by
Referring now to
The treated device layer 64 is then patterned (step 4) to define a plurality of openings 68 therein between amorphous silicon regions 64′ and higher crystallinity regions 65′. These openings 68 expose respective ones of the plurality of spaced-apart sacrificial patterns 62. The sacrificial patterns 62 are then selectively etched through the openings (step 5) to thereby convert at least a first portion of the patterned device layer (e.g., amorphous semiconductor layer) into a plurality of suspended semiconductor device layers 65′ that are anchored to a second portion of the patterned device layer 64′. As illustrated by
In the drawings and specification, there have been disclosed typical preferred embodiments of the invention and, although specific terms are employed, they are used in a generic and descriptive sense only and not for purposes of limitation, the scope of the invention being set forth in the following claims.
This application is a continuation of U.S. patent application Ser. No. 14/708,893, filed on May 11, 2015, which is a continuation of U.S. patent application Ser. No. 14/334,179, filed on Jul. 17, 2014, now U.S. Pat. No. 9,040,425, which is a continuation of U.S. patent application Ser. No. 12/732,868, filed Mar. 26, 2010, now U.S. Pat. No. 8,877,648, which claims priority from U.S. Provisional Application Ser. No. 61/163,535, filed Mar. 26, 2009, the disclosures of which are hereby incorporated by reference herein in their entireties.
Number | Name | Date | Kind |
---|---|---|---|
5216490 | Greiff | Jun 1993 | A |
5258325 | Spitzer | Nov 1993 | A |
5317236 | Zavracky | May 1994 | A |
5343064 | Spangler | Aug 1994 | A |
5798283 | Montague | Aug 1998 | A |
5827751 | Nuyen | Oct 1998 | A |
5963788 | Barron | Oct 1999 | A |
5990542 | Yamazaki | Nov 1999 | A |
6021675 | Seefeldt | Feb 2000 | A |
6044705 | Neukermans | Apr 2000 | A |
6142358 | Cohn et al. | Nov 2000 | A |
6458615 | Fedder | Oct 2002 | B1 |
6465280 | Martin | Oct 2002 | B1 |
6569702 | Cho | May 2003 | B2 |
6770506 | Gogoi | Aug 2004 | B2 |
6787051 | Silverbrook | Sep 2004 | B2 |
6913941 | O'Brien | Jul 2005 | B2 |
6930366 | Kiihamaki | Aug 2005 | B2 |
6930367 | Lutz | Aug 2005 | B2 |
6952041 | Lutz | Oct 2005 | B2 |
6960488 | Brosnihan | Nov 2005 | B2 |
6964894 | Wachtmann | Nov 2005 | B2 |
7026184 | Xie | Apr 2006 | B2 |
7045381 | Lunceford | May 2006 | B1 |
7049164 | Bruner | May 2006 | B2 |
7060153 | Yamazaki | Jun 2006 | B2 |
7067067 | Silverbrook | Jun 2006 | B2 |
7071109 | Novotny | Jul 2006 | B2 |
7074637 | Lutz | Jul 2006 | B2 |
7083997 | Brosnihhan | Aug 2006 | B2 |
7098065 | Chiu | Aug 2006 | B2 |
7115436 | Lutz | Oct 2006 | B2 |
7138694 | Nunan | Nov 2006 | B2 |
7195733 | Rogers et al. | Mar 2007 | B2 |
7241638 | Funaki | Jul 2007 | B2 |
7250322 | Christenson | Jul 2007 | B2 |
7271076 | Yamazaki | Sep 2007 | B2 |
7273762 | Gogoi | Sep 2007 | B2 |
7317233 | Lutz | Jan 2008 | B2 |
7347952 | Silverbrook | Mar 2008 | B2 |
7361519 | Yamazaki | Apr 2008 | B2 |
7364954 | Kuwashima | Apr 2008 | B2 |
7405099 | Gogoi | Jul 2008 | B2 |
7452786 | Dozen | Nov 2008 | B2 |
7462038 | Knoefler | Dec 2008 | B2 |
7465647 | Yamazaki | Dec 2008 | B2 |
7465674 | Tamura | Dec 2008 | B2 |
7476575 | Tsurume | Jan 2009 | B2 |
7482248 | Tamura | Jan 2009 | B2 |
7514760 | Quevy | Apr 2009 | B1 |
7521292 | Rogers et al. | Apr 2009 | B2 |
7541214 | Wan | Jun 2009 | B2 |
7557367 | Rogers et al. | Jul 2009 | B2 |
7566640 | Yamazaki | Jul 2009 | B2 |
7579206 | Lutz | Aug 2009 | B2 |
7588969 | Ogita | Sep 2009 | B2 |
7611965 | Suzuki | Nov 2009 | B2 |
7622367 | Nuzzo et al. | Nov 2009 | B1 |
7645627 | Christenson | Jan 2010 | B2 |
7651932 | Aoki | Jan 2010 | B2 |
7659150 | Monadgemi | Feb 2010 | B1 |
7663447 | Matsuzaki | Feb 2010 | B2 |
7666698 | Zurcher | Feb 2010 | B2 |
7685706 | Maruyama | Mar 2010 | B2 |
7728332 | Yamazaki | Jun 2010 | B2 |
7759256 | Wang | Jul 2010 | B2 |
7767484 | Ayazi | Aug 2010 | B2 |
7785912 | Zhan | Aug 2010 | B2 |
7820529 | Tsurume | Oct 2010 | B2 |
7858423 | Siamak | Dec 2010 | B2 |
7862677 | Nakajima | Jan 2011 | B2 |
7863071 | Ivanov | Jan 2011 | B1 |
7868360 | Yamazaki | Jan 2011 | B2 |
7879629 | Ko | Feb 2011 | B2 |
7906439 | Perruchot | Mar 2011 | B2 |
7927971 | Tamura | Apr 2011 | B2 |
7943412 | Buchwalter | May 2011 | B2 |
7982296 | Nuzzo et al. | Jul 2011 | B2 |
8039847 | Nuzzo et al. | Oct 2011 | B2 |
8110442 | Jinbo | Feb 2012 | B2 |
8173471 | Hsieh | May 2012 | B2 |
8227876 | Nunan | Jul 2012 | B2 |
8288835 | Quevy | Oct 2012 | B2 |
8440546 | Nuzzo et al. | May 2013 | B2 |
8506867 | Menard | Aug 2013 | B2 |
9153171 | Sakariya et al. | Oct 2015 | B2 |
9626908 | Sakariya et al. | Apr 2017 | B2 |
20010015256 | Yamazaki | Aug 2001 | A1 |
20020004300 | Plat | Jan 2002 | A1 |
20020117728 | Brosnihhan | Aug 2002 | A1 |
20030117369 | Spitzer | Jun 2003 | A1 |
20030148550 | Volant | Aug 2003 | A1 |
20030153116 | Carley | Aug 2003 | A1 |
20040048410 | O'Brien | Mar 2004 | A1 |
20040121506 | Gogoi | Jun 2004 | A1 |
20040166688 | Xie | Aug 2004 | A1 |
20040188785 | Cunningham | Sep 2004 | A1 |
20040200281 | Kenny | Oct 2004 | A1 |
20040248344 | Partridge | Dec 2004 | A1 |
20040256618 | Imai | Dec 2004 | A1 |
20050048687 | Tatic-Lucic | Mar 2005 | A1 |
20050067633 | Mushika | Mar 2005 | A1 |
20050148121 | Yamazaki | Jul 2005 | A1 |
20050196933 | Nunan | Sep 2005 | A1 |
20050260783 | Lutz | Nov 2005 | A1 |
20060003482 | Chinthakindi | Jan 2006 | A1 |
20060063309 | Sugiyama | Mar 2006 | A1 |
20060108652 | Partridge | May 2006 | A1 |
20060121694 | Tamura | Jun 2006 | A1 |
20060205106 | Fukuda | Sep 2006 | A1 |
20060214248 | Nunan | Sep 2006 | A1 |
20060246631 | Lutz | Nov 2006 | A1 |
20060270191 | Tamura | Nov 2006 | A1 |
20070026636 | Gogoi | Feb 2007 | A1 |
20070032089 | Nuzzo et al. | Feb 2007 | A1 |
20070090474 | Li | Apr 2007 | A1 |
20070161159 | Yamazaki | Jul 2007 | A1 |
20070172976 | Partridge | Jul 2007 | A1 |
20070181875 | Yamazaki | Aug 2007 | A1 |
20070212875 | Tsurume | Sep 2007 | A1 |
20070224832 | Zurcher | Sep 2007 | A1 |
20070272992 | Mori | Nov 2007 | A1 |
20070281381 | Ayazi | Dec 2007 | A1 |
20080012126 | Dozen | Jan 2008 | A1 |
20080108171 | Rogers et al. | May 2008 | A1 |
20090049911 | Fukuda | Feb 2009 | A1 |
20090064785 | Fukuda | Mar 2009 | A1 |
20090108381 | Buchwalter | Apr 2009 | A1 |
20090199960 | Nuzzo et al. | Aug 2009 | A1 |
20090275163 | Lacey | Nov 2009 | A1 |
20090317931 | Perruchot | Dec 2009 | A1 |
20090325335 | Perruchot | Dec 2009 | A1 |
20100072561 | Lee | Mar 2010 | A1 |
20100090302 | Nguyen Hoang | Apr 2010 | A1 |
20100213607 | Smeys | Aug 2010 | A1 |
20100276783 | Cathey | Nov 2010 | A1 |
20100314668 | Ollier | Dec 2010 | A1 |
20150169011 | Bibl et al. | Jun 2015 | A1 |
20170206845 | Sakariya et al. | Jul 2017 | A1 |
Number | Date | Country |
---|---|---|
WO 2006130721 | Dec 2006 | WO |
WO 2006130721 | Dec 2006 | WO |
Entry |
---|
Invitation to Pay Additional Fees and, Where Applicable, Protest Fee, International Application No. PCT/US2010/028844, dated Aug. 11, 2010, 6 pages. |
Notification of Transmittal of the International Search Report and the Written Opinion of the International Searching Authority, or the Declaration, in corresponding PCT Application No. PCT/US2010/028844, dated Dec. 2, 2010, 24 pages. |
Notification Concerning Transmittal of International Preliminary Report on Patentability in corresponding PCT Application No. PCT/US2010/028844, dated Sep. 27, 2011, 15 pages. |
Number | Date | Country | |
---|---|---|---|
20170133412 A1 | May 2017 | US |
Number | Date | Country | |
---|---|---|---|
61163535 | Mar 2009 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14708893 | May 2015 | US |
Child | 15243228 | US | |
Parent | 14334179 | Jul 2014 | US |
Child | 14708893 | US | |
Parent | 12732868 | Mar 2010 | US |
Child | 14334179 | US |