This application is a continuation application that claims the benefit of U.S. patent application Ser. No. 09/474,010 (filed Dec. 28, 1999) (allowed Aug. 7, 2002), which application is incorporated herein in its entirety.
| Number | Name | Date | Kind |
|---|---|---|---|
| 4956820 | Hashimoto | Sep 1990 | A |
| 5524220 | Verma et al. | Jun 1996 | A |
| 5537573 | Ware et al. | Jul 1996 | A |
| 5586294 | Goodwin et al. | Dec 1996 | A |
| 5701426 | Ryan | Dec 1997 | A |
| 5706482 | Matsushima et al. | Jan 1998 | A |
| 5740399 | Mayfield et al. | Apr 1998 | A |
| 5761452 | Hooks et al. | Jun 1998 | A |
| 5761706 | Kessler et al. | Jun 1998 | A |
| 5790813 | Whittaker | Aug 1998 | A |
| 6286083 | Chin et al. | Sep 2001 | B1 |
| Number | Date | Country |
|---|---|---|
| 0 391 517 | Oct 1990 | EP |
| WO9408301 | Apr 1994 | WO |
| WO9641271 | Dec 1996 | WO |
| Entry |
|---|
| Palacharla et al, “Evaluating Stream Buffers as a Secondary Cache Replacement”, 1994, IEEE, pp. 24-33. |
| Jouppi et al, “Tradeoffs in Two-Level On-Chip Caching”, 1994, IEEE, pp. 34-45. |
| Wakerly, John F., Digital Design Principles and Practices, Third Edition, Updated, 2001, Chapter 10, pp. 866-872, Prentice Hall, Upper Saddle River, New Jersey. |
| Number | Date | Country | |
|---|---|---|---|
| Parent | 09/474010 | Dec 1999 | US |
| Child | 10/245329 | US |