Claims
- 1. A computer-implemented process for transforming signals corresponding to pixel images, comprising the steps of:
- (a) providing a first signal corresponding to a first pixel of an image;
- (b) providing a second signal corresponding to a second pixel of the image;
- (c) loading a first value corresponding to the first signal into a first register of a non-parallel processor;
- (d) loading a second value corresponding to the second signal into the first register; and
- (e) transforming the first and second signals by performing an operation on the first register, wherein the operation is applied to the first and second values in parallel, wherein the processor treats the contents of the first register as a single value throughout the performance of the operation, wherein:
- step (a) comprises the step of providing a first previous signal corresponding to a first previous pixel of a previous image;
- step (b) comprises the step of providing a second previous signal corresponding to a second previous pixel of the previous image;
- step (c) comprises the step of loading a first previous pixel value p.sub.1 corresponding to the first previous pixel into the first register;
- step (d) comprises the step of loading a second previous pixel value p.sub.2 corresponding to the second previous pixel into the first register;
- further comprising the steps of:
- (f) providing a first difference signal corresponding to a current image;
- (g) providing a second difference signal corresponding to the current image:
- (h) loading a first difference value d.sub.1 corresponding to the first difference signal into a second register of the non-parallel processor;
- (i) loading a second difference value d.sub.2 corresponding to the second difference signal into the second register;
- step (e) comprises the steps of:
- (1) generating a first current pixel value c.sub.1 and a second current pixel value c.sub.2 by adding the contents of the first register and the contents of the second register in a single operation; and
- (2) generating a first current signal in accordance with the first current pixel value c.sub.1 and a second current signal in accordance with the second current pixel value c.sub.2, wherein the first and second current signals correspond to two pixels of the current image; and
- steps (h) and (i) comprise the step of loading the first and second difference values d.sub.1 and d.sub.2 into the second register in a single table lookup operation.
- 2. The process of claim 1, wherein:
- step (c) comprises the steps of:
- (1) loading the first previous pixel value p.sub.1 into the first register; and
- (2) shifting the contents of the first register left; and
- step (d) comprises the step of loading the second previous pixel value p.sub.2 into the first register.
- 3. The process of claim 1, wherein the first pixel difference value d.sub.1 has been adjusted to compensate for spillover when the second pixel difference value d.sub.2 is less than zero.
- 4. An apparatus for transforming signals corresponding to pixel images, comprising:
- (a) means for providing a first signal corresponding to a first pixel of an image;
- (b) means for providing a second signal corresponding to a second pixel of the image;
- (c) means for loading a first value corresponding to the first signal into a first register of a non-parallel processor;
- (d) means for loading a second value corresponding to the second signal into the first register; and
- (e) means for transforming the first and second signals by performing an operation on the first register, wherein the operation is applied to the first and second values in parallel, wherein means (e) treats the contents of the first register as a single value throughout the performance of the operation, wherein:
- means (a) comprises means for providing a first previous signal corresponding to a first previous pixel of a previous image;
- means (b) comprises means for providing a second previous signal corresponding to a second previous pixel of the previous image;
- means (c) comprises means for loading a first previous pixel value p.sub.1 corresponding to the first previous pixel into the first register;
- means (d) comprises means for loading a second previous pixel value p.sub.2 corresponding to the second previous pixel into the first register;
- further comprising:
- (f) means for providing a first difference signal corresponding to a current image;
- (g) means for providing a second difference signal corresponding to the current image;
- (h) means for loading a first difference value d.sub.1 corresponding to the first difference signal into a second register of the non-parallel processor;
- (i) means for loading a second difference value d.sub.2 corresponding to the second difference signal into the second register;
- means (e) comprises:
- (1) means for generating a first current pixel value c.sub.1 and a second current pixel value c.sub.2 by adding the contents of the first register and the contents of the second register in a single operation; and
- (2) means for generating a first current signal in accordance with the first current pixel c.sub.1 and a second current signal in accordance with the second current pixel value c.sub.2, wherein the first and second current signals correspond to two pixels of the current image; and
- means (h) and (i) comprise means for loading the first and second difference values d.sub.1 and d.sub.2 into the second register in a single table lookup operation.
- 5. The apparatus of claim 4, wherein:
- means (c) comprises:
- (1) means for loading the first previous pixel value p.sub.1 into the first register; and
- (2) means for shifting the contents of the first register left; and
- means (d) comprises means for loading the second previous pixel value p.sub.2 into the first register.
- 6. The apparatus of claim 4, wherein the first pixel difference value d.sub.1 has been adjusted to compensate for spillover when the second pixel difference value d.sub.2 is less than zero.
- 7. A non-parallel processor for transforming signals corresponding to pixel images, comprising:
- (a) a first register; and
- (b) means for performing an operation on the first register, wherein:
- a first value corresponding to a first pixel of an image is loaded into the first register;
- a second value corresponding to a second pixel of the image is loaded into the first register; and
- means (b) transforms the first and second values by performing the operation on the first register, wherein the operation is applied to the first and second values in parallel, wherein the processor treats the contents of the first register as a single value throughout the performance of the operation, further comprising a second register, wherein:
- the first value corresponds to a first previous pixel p.sub.1 of a previous image;
- the second value corresponds to a second previous pixel p.sub.2 of the previous image;
- a first difference value d.sub.1 corresponding to a current image is loaded into the second register;
- a second difference value d.sub.2 corresponding to the current image is loaded into the second register;
- means (b) generates a first current pixel value c.sub.1 and a second current pixel value c.sub.2 by adding the contents of the first register and the contents of the second register in a single operation;
- means (b) generates a first current signal in accordance with the first current pixel value c.sub.1 and a second current signal in accordance with the second current pixel value c.sub.2, wherein the first and second current signals correspond to two pixels of the current image; and
- the first and second difference values d.sub.1 and d.sub.2 are loaded into the second register in a single table lookup operation.
- 8. The processor of claim 7, wherein:
- the first previous pixel value p.sub.1 is loaded into the first register; and
- the contents of the first register are then shifted left; and
- the second previous pixel value p.sub.2 is then loaded into the first register.
- 9. The processor of claim 7, wherein the first pixel difference value d.sub.1 has been adjusted to compensate for spillover when the second pixel difference value d.sub.2 is less than zero.
- 10. A computer-implemented process for transforming signals, comprising the steps of:
- (a) loading a first signal value into a first register of a non-parallel processor;
- (b) loading a second signal value into the first register;
- (c) loading a third signal value into a second register of the non-parallel processor;
- (d) loading a fourth signal value into the second register;
- (e) transforming the first and second signal values by summing together the contents of the first register and the contents of the second register to generate first and second transformed signal values, wherein:
- the processor treats the contents of each of the first and second registers as a single value throughout the performance of the summing operation; and
- the third signal value has been adjusted to compensate for spillover when the fourth signal value is less than zero.
- 11. The process of claim 10, wherein steps (c) and (d) comprise the step of loading the third and fourth signal values into the second register in a single table lookup operation.
- 12. The process of claim 10, wherein the first and second signal values correspond to pixels of an image and the third and fourth signal values correspond to pixel differences.
- 13. An apparatus for transforming signals, comprising:
- (a) means for loading a first signal value into a first register of a non-parallel processor;
- (b) means for loading a second signal value into the first register;
- means for loading a third signal value into a second register of the non-parallel processor;
- (d) means for loading a fourth signal value into the second register;
- (e) means for transforming the first and second signal values by summing together the contents of the first register and the contents of the second register to generate first and second transformed signal values, wherein:
- the processor treats the contents of each of the first and second registers as a single value throughout the performance of the summing operation; and
- the third signal value has been adjusted to compensate for spillover when the fourth signal value is less than zero.
- 14. The apparatus of claim 13, wherein means (c) and (d) load the third and fourth signal values into the second register in a single table lookup operation.
- 15. The apparatus of claim 13, wherein the first and second signal values correspond to pixels of an image and the third and fourth signal values correspond to pixel differences.
- 16. A non-parallel processor for transforming signals, comprising:
- (a) a first register;
- (b) a second register; and
- (c) means for summing together the contents of the first register and the contents of the second register, wherein:
- a first signal value is loaded into the first register;
- a second signal value is loaded into the first register;
- a third signal value is loaded into the second register;
- a fourth signal value is loaded into the second register;
- means (c) transforms the first and second signal values by summing together the contents of the first register and the contents of the second register to generate first and second transformed signal values, wherein:
- means (c) treats the contents of each of the first and second registers as a single value throughout the performance of the summing operation; and
- the third signal value has been adjusted to compensate for spillover when the fourth signal value is less than zero.
- 17. The processor of claim 16, wherein the third and fourth signal values are loaded into the second register in a single table lookup operation.
- 18. The processor of claim 16, wherein the first and second signal values correspond to pixels of an image and the third and fourth signal values correspond to pixel differences.
Parent Case Info
This is a continuation of Ser. No. 08/182,758 filed on Jan. 14, 1994 now abandoned.
US Referenced Citations (5)
Continuations (1)
|
Number |
Date |
Country |
Parent |
182758 |
Jan 1994 |
|