This application is related to concurrently filed and commonly assigned U.S. patent application Ser. No. 10/282,342, filed Oct. 29, 2002, entitled “SYSTEM AND METHOD FOR DESIGNING DYNAMIC CIRCUITS IN A SOI PROCESS”, the disclosure of which is hereby incorporated herein by reference.
| Number | Name | Date | Kind |
|---|---|---|---|
| 5452225 | Hammer | Sep 1995 | A |
| 5535370 | Raman et al. | Jul 1996 | A |
| 5768160 | Kakegawa | Jun 1998 | A |
| 5995425 | Henkels et al. | Nov 1999 | A |
| 6009256 | Tseng et al. | Dec 1999 | A |
| 6028983 | Jaber | Feb 2000 | A |
| 6072947 | Roychowdhury et al. | Jun 2000 | A |
| 6111422 | Storino et al. | Aug 2000 | A |
| 6163173 | Storino et al. | Dec 2000 | A |
| 6182258 | Hollander | Jan 2001 | B1 |
| 6189133 | Durham et al. | Feb 2001 | B1 |
| 6288572 | Nowka | Sep 2001 | B1 |
| 6300819 | De et al. | Oct 2001 | B1 |
| 6326814 | Stasiak et al. | Dec 2001 | B1 |
| 6378112 | Martin et al. | Apr 2002 | B1 |
| 6396305 | Carlson | May 2002 | B1 |
| 6567773 | Rahmat et al. | May 2003 | B1 |
| 6668358 | Friend et al. | Dec 2003 | B2 |
| 20030192014 | Chng | Oct 2003 | A1 |
| 20040002846 | Lutz et al. | Jan 2004 | A1 |
| Number | Date | Country |
|---|---|---|
| 0529800 | Mar 1993 | EP |
| Entry |
|---|
| Assaderaghi et al., “Partially Depleted Silicon-on-Insulator (SOI): a Device Design/Modeling and Circuit Perspective,” IEEE, Nov. 2, 2000, pp. 201-204.* |
| Irwin et al., “Dynamic Circuit Synthesis Using the Owens Tool Set,” IEEE, Sep. 1998, pp. 205-210.* |
| Su et al., “Measurement and Modeling of Self-Heating in SOI NMOSFET's,” IEEE, Jan. 1994, pp. 69-75.* |
| Fayed et al., “Noise-Tolerant Design and Analysis for a Low-Voltage Dynamic Full Adder Cell,” IEEE, 2002, pp. 579-582.* |
| MacDonald et a., “Testing Dominno Circuits in SOI Technology,” IEEE, Dec. 2000, pp. 441-446.* |
| Foreign Search Report, Application No. GB 0325030.5, Examiner P. Marshall, date of search Feb. 9, 2004, pp. 1. |
| U.S patent application Ser. No. 10/282,342, Gunderson et al., filed Oct. 29, 2002. |