The present invention is directed, in general, to a microelectronic device and, more specifically, to a process for creating ohmic contact in a microelectronic device and a microelectronic device having ohmic contact.
A Digital Micromirror Device (DMD) is a type of micro-electro-mechanical systems (MEMS) device. Invented in 1987 at Texas Instruments Incorporated, the DMD is a fast, reflective digital light switch. It can be combined with image processing, memory, a light source, and optics to form a digital light processing® system capable of projecting large, bright, high-contrast color images.
The DMD is fabricated using CMOS-like processes over a CMOS memory. It has an array of individually addressable mirror elements, each having a mirror that can reflect light in one of a plurality of directions depending on the state of an underlying memory cell. By combining the DMD with a suitable light source and projection optics, the mirror reflects incident light either into or out of the pupil of the projection lens. Thus, the first state of the mirror appears bright and the second state of the mirror appears dark. Gray scale is achieved by binary pulse width modulation of the incident light. Color is achieved by using color filters, either stationary or rotating, in combination with one, two, or three DMD chips.
DMD's may have a variety of designs, and the most popular design in current use is a structure consisting of a mirror that is rigidly connected to an underlying yoke. The yoke in turn is connected by two thin, mechanically compliant torsion hinges to support posts that are attached to the underlying substrate. Electrostatic fields developed between the underlying memory cell and the mirror cause rotation in the positive or negative rotation direction.
The fabrication of the above-described DMD superstructure begins with a completed CMOS memory circuit. Through the use of photoresist layers, the superstructure is formed with alternating layers of aluminum for the address electrode, hinge, yoke, and mirror layers and hardened photoresist for sacrificial layers that form air gaps. Unfortunately, the manufacture of the elements of the superstructure may be difficult.
Accordingly, what is needed in the art is a method for manufacturing a microelectronic device, such as a DMD, that does not experience the drawbacks of the prior art methods.
To address the above-discussed deficiencies of the prior art, the present invention provides a method for manufacturing a microelectronic device and a microelectronic device. The method for manufacturing the microelectronic device, without limitation, may include providing a spacer layer over a substrate, the spacer layer having one or more openings therein, and forming a first conductive layer over the spacer layer and within the one or more openings. The method may further include subjecting the first conductive layer to an anisotropic etch, the anisotropic etch exposing at least a portion of the substrate within the one or more openings, but leaving the spacer layer substantially covered, and forming a second conductive layer over the first conductive layer and within the one or more openings, the second conductive layer contacting the substrate exposed by the anisotropic etch.
As briefly mentioned, the present invention also discloses a microelectronic device. The microelectronic device, among other features, may include: 1) a conductive feature, 2) a first conductive layer located over the conductive feature, wherein at least a portion of the first conductive layer is configured as a well, and further wherein the first conductive layer has a void in a bottom and about an inner periphery of the well, and 3) a second conductive layer located within the well and substantially filling the void, the second conductive layer configured to form an ohmic contact with the conductive feature.
For a more complete understanding of the present invention, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The present invention is based, at least in part, on the acknowledgement that ohmic contacts, particularly in Digital Micromirror Devices (DMDs), are difficult to obtain. For example, the present invention has acknowledged that many DMDs lack an ohmic contact between the hinge structure and the initial conductive layer, as well as between the mirror structure and the hinge structure. The present invention has further acknowledged that conventional pre-metal deposition cleans may not be used with to obtain the ohmic contact in such structures, as the pre-metal deposition cleans tend to destroy the photoresist support structures used within the DMDs.
Based upon the foregoing, as well as substantial experimentation, the present invention has recognized that a multi-step deposition process can be used to form the layer needing ohmic contact. This multi-step deposition process would allow the first deposited layer to substantially cover (e.g., protect) the photoresist support structures, while a subsequent etch and latter deposited layer could be used to make the ohmic contact with the conductive layer located therebelow. For example, in one particular embodiment wherein a via has been formed within the photoresist support structure, the first deposited layer could be formed using a short throw distance target, such that the first deposited layer is much thinner about an inner periphery of a bottom of the via than it is on an upper surface of the photoresist layer. Thereafter, this structure could be subjected to an anisotropic etch, thereby exposing at least a portion of the conductive layer located below the via. After the anisotropic etch, the later deposited layer could be deposited using a longer throw distance target to make an ohmic contact with the conductive layer.
At this point, it is important to define certain terms used within this document. Accordingly, the term ohmic contact as used herein means a region on a semiconductor device that has been prepared so that the current-voltage (I-V) curve of the region is linear and symmetric. If the I-V characteristic is non-linear and asymmetric, the contact can instead be termed a blocking or Schottky contact. Additionally, the term substantially cover(ed) means that the photoresist layer is covered enough such that it is not materially affected by any pre-metal deposition cleans, for example the anisotropic etch used herein. Accordingly, while the first conductive layer formed over the photoresist layer may have pin hole or other small defects, the defects are insufficient to allow any pre-metal deposition cleans to materially affect the photoresist layer.
Turning initially to
The control circuitry 110 preferably comprises a plurality of CMOS devices, and in one embodiment, addressable SRAM circuits within the substrate 105. Nevertheless, other embodiments may exist wherein additional or different circuitry may be included within the control circuitry 110. While not shown, the DMD 100 may further include an insulating layer formed over the control circuitry. The insulating layer preferably comprises an oxide such as silicon oxide that has been planarized by chemical mechanical planarization.
Located over the substrate 105 is a conductive feature 120. The conductive feature 120 preferably comprises aluminum or aluminum alloy that has been sputter deposited to a thickness ranging from about 100 nm to about 400 nm. While not shown in
Positioned over the substrate 105, the control circuitry 110, and the conductive feature 120 is a first spacer layer 130. As is illustrated, the first spacer layer 130 typically has one or more openings 140 located therein. For example, in one embodiment the first spacer layer 130 is formed by spin depositing a photoresist (e.g., a material that would be materially affected by a pre-metal deposition clean if subjected thereto) to a thickness ranging from about 400 nm to about 1500 nm. Thereafter, the one or more openings 140 may be formed within the first spacer layer 130.
Conventional patterning and etching techniques may be used to form the openings 140 in the first spacer layer 130. For example, the openings 140 may be patterned into the first spacer layer 130 by exposing, patterning, developing and then descuming the first spacer layer 130. After patterning the openings 140 into the first spacer layer 130, the first spacer layer 130 may be deep UV hardened to a temperature of about 200° C. to prevent flow and bubbling during subsequent processing steps.
Turning now to
The first conductive layer 210, in the embodiment shown, has a thickness (t1u) on an upper surface of the first spacer layer 130 and a thickness (t1b) in a bottom and about an inner periphery of the openings 140. In one embodiment, the thickness (t1b) is less than about 50 percent of the thickness (t1u), and in another embodiment the thickness (t1b) is less than about 20 percent of the thickness (t1u). For example, in one embodiment the thickness (t1b) might range from about 2.0 nm to about 4.0 nm, wherein the thickness (t1u) might range from about 15.0 nm to about 25.0 nm. It should be noted that the difference in thickness, particularly the lesser thickness of (t1b) as compared to (t1u), is an important aspect of the present invention.
The first conductive layer 210 illustrated in
Turning now to
Those skilled in the art understand the myriad of anisotropic etches that might be used to accomplish the foregoing anisotropic etch. In one example, however, the first conductive layer 210 is subjected to an etch for a period of time sufficient to only expose the conductive feature 120.
Turning now to
The second conductive layer 410, in the embodiment shown, has a thickness (t2u) on an upper surface of the first spacer layer 130. In one embodiment, the thickness (t2u) might range from about 7.5 nm to about 12.5 nm, among others. In a general sense, the thickness (t2u) of the second conductive layer 410 should be chosen such that a final total thickness (t2t) of the first conductive layer 210 and the second conductive layer 410 is within a desirable range.
The second conductive layer 410 illustrated in
After forming the second conductive layer 410 as described above, both the first and second conductive layers 210, 410 may then be patterned into a hinge 420. The process for patterning the first and second conductive layers 210, 410 may vary. For example, in one embodiment the first and second conductive layers 210, 410 are patterned using a chlorine based plasma. Nevertheless, other etch chemistries or plasmas are within the scope of the present invention. After finishing patterning the hinge 420, the partially completed DMD 100 may be subjected to a clean step. For example, the DMD 100 may be subjected to a 60 second develop clean to remove unwanted polymer.
Advantageous to the present invention, the formation of the first conductive layer 210 and the second conductive layer 410, as well as the etching of the first conductive layer 210, may be performed insitu. Accordingly, the DMD 100 need not be removed from the processing tool between forming the first conductive layer 210 and the second conductive layer 410. This benefits the DMD 100 in that little opportunity exists for an oxide or other layer to form on the conductive feature 120 after the anisotropic etch and prior to the formation of the second conductive layer 410. Accordingly, the ability to form an ohmic contact between the conductive feature 120 and the second conductive layer 410 is greatly increased.
Turning now to
Turning now to
The third conductive layer 620 and fourth conductive layer 630 may comprise similar materials, as well as be formed using similar processes as used to form the first conductive layer 210 and the second conductive layer 410, respectively. Additionally, the mirror structure 610, in one embodiment, has a thickness (t3t) ranging from about 200 nm to about 500 nm, and more particularly a thickness ranging from about 300 nm to about 350 nm. Accordingly, one skilled in the art, at least based upon the foregoing description, would understand how to form such layers 620, 630.
Turning now to
The removal of the first spacer layer 130 and of the second spacer layer 510 may be conventional. For example, a conventional downstream plasma ashing or other similar process may be used to remove the first spacer layer 130 and the second spacer layer 510. Nevertheless, other known or hereafter discovered processes could also be used while staying within the scope of the present invention.
It should go without saying that the DMD 100 of
Numerous benefits may be achieved using the inventive method for manufacturing a DMD device in accordance with the principles of the present invention. For example, ohmic contacts may be created where they do not currently exist. For instance, a good ohmic contact may be formed between the hinge structure and the conductive feature in DMDs, as well as between the mirror structure and the hinge structure. Moreover, the ohmic contacts may be formed without materially affecting the first and second spacer layers. Additionally, a single tool can be used to insitu form the different layers of the hinge structure and perform the anisotropic etch associated therewith, as well as to insitu form the different layers of the mirror structure and perform the anisotropic etch associated therewith. This process substantially eliminates the opportunity for an oxide or other defect layer to form after the respective anisotropic etches.
Turning now to
Turning now to
For all DMD pixels in the ON state, the incoming light beam is reflected into the focal plane of a projection lens 950, where it is magnified and projected on to a viewing screen 960 to form an image 970. On the other hand, DMD pixels in the OFF state, as well as any stray light reflected from various near flat surfaces on and around the DMD, are reflected into a light trap 980 and discarded.
Those skilled in the art to which the invention relates will appreciate that other and further additions, deletions, substitutions and modifications may be made to the described embodiments without departing from the scope of the invention.