Claims
- 1. A process for device fabrication comprising:
- forming a layer of dielectric material on a silicon substrate with n-type and p-type regions therein;
- forming a silicon layer of amorphous or polysilicon over the dielectric layer;
- forming a refractory metal silicide layer over said amorphous or polysilicon layer;
- directing an n-type dopant species at a first portion of the refractory metal silicide layer thereby causing the n-type dopant species to implant in the silicide;
- directing a nitrogen dopant at the first portion of the refractory metal silicide layer thereby causing the nitrogen dopant species to implant in the silicide;
- directing a p-type dopant at a second portion of the refractory metal silicide layer thereby causing the p-type dopant species to implant in the silicide; and
- performing an anneal at a temperature that is sufficient to cause at least some of both the n-type dopant and the p-type dopant to migrate from the silicide layer to the underlying layer of amorphous silicon or polysilicon,
- wherein the nitrogen dopant reduces diffusion of the p-type dopant in the first portion of the refractory metal silicide layer.
- 2. The process of claim 1 further comprising annealing the substrate after the layer of amorphous silicon or polysilicon is formed thereon but prior to the formation of the refractory metal silicide layer at a temperature not to exceed about 700.degree. C.
- 3. The process of claim 1 in which the p-type dopant contains boron and is selected from the group consisting of B and BF.sub.2.
- 4. The process of claim 1 wherein the refractory metal silicide is selected from the group consisting of tungsten silicide, tantalum silicide, and cobalt silicide.
- 5. The process of claim 4 wherein the refractory metal silicide is formed by sputtering.
- 6. The process of claim 1 wherein the thickness of the silicon layer is about 200 .ANG. to about 3000 .ANG..
- 7. The process of claim 2 wherein the substrate is annealed for a time period less than about five hours.
- 8. The process of claim 1 wherein the n-type dopant is selected from the group consisting of arsenic and phosphorous.
- 9. The process of claim 1 wherein at least a portion of the dielectric layer overlying the p-type and n-type regions of the substrate has a thickness of about 100 .ANG. or less.
- 10. The process of claim 6 wherein the thickness of the silicon layer is about 500 .ANG. to about 1000 .ANG..
- 11. The process of claim 4 wherein the thickness of the metal silicide layer is about 300 .ANG. to about 3000 .ANG..
- 12. The process of claim 4 wherein the thickness of the metal silicide layer is about 1000 .ANG. to about 2000 .ANG..
Parent Case Info
This application is a continuation of application Ser. No. 08/557,761, filed on Nov. 13, 1995, now abandoned.
US Referenced Citations (11)
Foreign Referenced Citations (2)
Number |
Date |
Country |
63-204743 |
Aug 1988 |
JPX |
2-207549 |
Aug 1990 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Wolf, S. and R.N. Tauber, Silicon Processing for the VLSI Era, vol. 1 : Process Technology, Lattice Press, Sunset Beach, CA, pp. 305-307. 1986. |
"A Low Cost Approach for Sub-0.25 m Low Voltage CMOS", Singer, P., Semiconductor International, p. 32 (Nov. 1995). |
Continuations (1)
|
Number |
Date |
Country |
Parent |
557761 |
Nov 1995 |
|