Claims
- 1. A process for fabricating a memory circuit, said circuit comprising high voltage transistors, array transistors and peripheral transistors, said process comprising:
- a. forming a high voltage transistor in said process comprising the steps of:
- forming a high voltage transistor active region of a first conductivity type on a silicon substrate;
- forming a high voltage transistor gate insulator comprising a first oxide layer on said high voltage transistor active region;
- forming a high voltage transistor control gate above said high voltage transistor gate insulator comprising a first conductive layer;
- forming a first masking member above said high voltage transistor control gate;
- performing a first implant of a second conductivity type, said first implant being aligned with said masking member to form a source, a drain, and a channel region there between;
- forming a second masking member, said second masking member disposed above at least a portion of said first masking member and at least a portion of said drain; and,
- performing a second implant of said second conductivity type of form a source subregion within said source and a drain subregion within said drain, of dopant than said source and said subregion having a greater concentration being aligned with said high voltage transistor control gate, said drain subregion spaced a distance from being aligned with said high voltage transistor control gate;
- b. forming an array transistor in an array active region formed on said silicon substrate, said array transistor having an array transistor source, an array transistor drain and an array transistor gate; and
- c. forming a peripheral transistor in a peripheral transistor active region formed on said silicon substrate, said peripheral transistor having a peripheral transistor source, a peripheral transistor drain and a peripheral transistor gate;
- wherein said process contemporaneously forms said high voltage transistors, said array transistors, and said peripheral transistors.
- 2. The method as described in claim 1 wherein said array transistor gate comprises a floating gate formed over said array active region, and wherein said high voltage transistor control gate and said floating gate of said array transistor are formed contemporaneously and comprise a first conductive layer.
- 3. The method as described in claim 1 wherein said step of forming said array transistor comprises forming an array control gate over said array active region, and wherein said first masking member and said array control gate of said array transistor are formed contemporaneously and comprise a second conductive layer.
- 4. The method as described in claim 1 wherein said step of forming said array transistor comprises forming an array control gate over said array active region, and wherein said first masking member and said array control gate of said array transistor are formed contemporaneously and comprise a second conductive layer.
- 5. The method as described in claim 4 wherein said first conductive layer comprises polysilicon and said second conductive layer comprises polysilicon.
- 6. The method as described in claim 1 wherein said first implant is performed using phosphorous and said second implant is performed using arsenic.
- 7. The method as described in claim 2 wherein said first implant is performed using phosphorous and said second implant is performed using arsenic.
- 8. The method as described in claim 3 wherein said first implant is performed using phosphorous and said second implant is performed using arsenic.
- 9. The method as described in claim 1 wherein said step of forming said peripheral transistor further comprises the steps of forming an insulative layer above said high voltage transistor control gate and below said first masking member, and forming a peripheral transistor gate insulator on said peripheral transistor active region comprising said insulative layer.
- 10. The method as described in claim 2 wherein said step of forming said peripheral transistor further comprises the steps of forming an insulative layer above said high voltage transistor control gate and below said first masking member, and forming a peripheral transistor gate insulator on said peripheral transistor active region comprising said insulative layer.
- 11. The method as described in claim 3 wherein said step of forming said peripheral transistor further comprises the steps of forming an insulative layer above said high voltage transistor control gate and below said first masking member, and forming a peripheral transistor gate insulator on said peripheral transistor active region comprising said insulative layer.
- 12. The method as described in claim 1 wherein said first oxide layer is deposited to a thickness of approximately 350 .ANG..
- 13. The method as described in claim 1 wherein said first oxide layer is additionally formed on said array transistor active region and wherein said method further comprises the step of removing said first oxide layer from said array transistor active region.
- 14. The method as described in claim 12 wherein said first oxide layer is additionally formed on said array transistor active region and wherein said method further comprises the step of removing said first oxide layer from said array transistor active region.
Parent Case Info
This is a continuation of application Ser. No. 08/237,632, filed May 4, 1994, now abandoned, which is a divisional of application Ser. No. 08/086,140, filed Jul. 1, 1993, U.S. Pat. No. 5,580,807, which is a divisional of Ser. No. 07/804,093, filed Dec. 6, 1991 now abandoned.
US Referenced Citations (19)
Foreign Referenced Citations (1)
Number |
Date |
Country |
59-55068 |
Mar 1984 |
JPX |
Divisions (2)
|
Number |
Date |
Country |
Parent |
86140 |
Jul 1993 |
|
Parent |
804093 |
Dec 1991 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
237632 |
May 1994 |
|