Number | Name | Date | Kind |
---|---|---|---|
4420872 | Solo de Zaldivar | Dec 1983 | |
4716126 | Cogan et al. | Dec 1987 | |
5516713 | Hsue et al. | May 1996 | |
5596218 | Soleimani et al. | Jan 1997 | |
5605848 | Ngaoaram | Feb 1997 | |
5851922 | Bevk et al. | Dec 1998 |
Entry |
---|
"0.25 0.25 .beta.m W-Polycide Dual Gate and Buried Metal on Diffusion Layer (BMD) Technology" by Tsukamoto, M. et al., 1997 Symposium on VLSI Technology Digest of Technical Papers, pp. 23-24 (Jan. 1997). |
"Low Threshold Voltage CMOS Devcies wit Smooth Topography for 1 Volt Applications", by Yu, et al., IEEE, pp. 489-492 (Dec. 11-14, 1997). |
"Polycide Dual-Gate Structure for Sub-1/4 Micron Low-Voltage CMOS Technology", by Bevk, J. et al., IEEE, pp. 893-896 (Dec. 10-13, 1995). |