Claims
- 1. An integrated MOS device, comprising:a single-crystal silicon body; gate regions including a region of a polysilicon layer and a metal silicide layer arranged on the polysilicon region and insulated from said single-crystal silicon body by first isolating regions, said gate regions having a first resistivity and the polysilicon region accommodating first and second doping impurities and having a second resistivity greater than the first resistivity; and a first resistive element formed of regions of the polysilicon layer and a conductive layer and a second resistive element formed of the polysilicon layer and arranged on and insulated from said single-crystal silicon body by second isolating regions, said first resistive element accommodating the first and second doping impurities and having the second resistivity, and said second resistive element accommodating only the first doping impurity and having a third resistivity higher than said second resistivity, wherein said first resistive element and said second resistive element extend on top of field isolating regions and the first and second impurities are of an opposite conductivity type.
- 2. A device according to claim 1 wherein said second resistivity is between 20 and 400 Ohms/square.
- 3. A device according to claim 1 wherein said third resistivity is between 500 and 3000 Ohms/square.
- 4. An integrated circuit, comprising:a semiconductor substrate; first and second insulation regions on the substrate; a first resistive region including a first portion of a polycrystalline semiconductor layer, the first portion of the polycrystalline semiconductor layer accommodating first and second doping impurities and separated from the substrate by the first insulation region, the first resistive region having a first resistivity; a second resistive region including a second portion of the polycrystalline semiconductor layer, the second portion of the polycrystalline semiconductor layer accommodating only the first doping impurity and separated from the substrate by the first insulation region, the second resistive region having a second resistivity less than the first resistivity; and a gate region including a conductive layer and a third portion of the polycrystalline semiconductor layer, the third portion of the polycrystalline semiconductor layer accommodating the first and second doping impurities to have the second resistivity and separated from the substrate by the second insulation region, the gate region having a third resistivity less than the second resistivity
- 5. The integrated circuit of claim 4 wherein the first and second insulation regions include field-oxide and gate oxide layers, respectively.
- 6. The integrated circuit of claim 4 wherein the polycrystalline semiconductor layer includes a polysilicon layer.
- 7. The integrated circuit of claim 4 wherein the polycrystalline semiconductor layer includes a polysilicon layer, and wherein the conducting layer includes a metal silicide layer.
- 8. The integrated circuit of claim 4 wherein the first and second doping impurities are of opposite type.
- 9. The integrated circuit of claim 4, wherein the first doping impurity is of N type and the second doping impurity is of P type.
Priority Claims (1)
Number |
Date |
Country |
Kind |
97830663 |
Dec 1997 |
EP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a Divisional of pending U.S. patent application Ser. No. 09/209,909, filed Dec. 11, 1998, and allowed Mar. 13, 2001 and now U.S. Pat. No. 6,261,916.
US Referenced Citations (13)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 272 433 |
Jun 1988 |
EP |