Claims
- 1. A process for fabricating a semiconductor device comprising the steps of:
- providing a semiconductor substrate having an active region therein and a gate dielectric layer overlying the active region;
- forming a first polycrystalline silicon layer overlying the gate dielectric layer;
- etching the first polycrystalline silicon layer and the gate dielectric layer to define a patterned layer;
- forming a diffusion barrier layer overlying the patterned layer;
- forming a second polycrystalline silicon layer overlying the diffusion barrier layer; and
- converting the second polycrystalline silicon layer to a refractory-metal silicide layer,
- wherein the diffusion barrier layer prevents formation of refractory-metal silicide in the first polycrystalline silicon layer.
- 2. The process of claim 1 further comprising the steps of:
- sequentially etching the refractory-metal silicide layer, the diffusion barrier layer, and the patterned layer to form a gate electrode overlying the active region;
- forming dielectric sidewall spacers adjacent to the gate electrode; and
- forming source and drain regions in the active region on either side of the gate electrode.
- 3. The process of claim 1 wherein the step of converting comprises the steps of:
- depositing a layer of refractory-metal overlying the second polycrystalline silicon layer; and
- applying thermal energy to initiate a reaction between the refractory-metal and the second polycrystalline silicon layer.
- 4. The process of claim 1 wherein the step of forming a diffusion barrier comprises depositing a material selected from the group consisting of titanium nitride, boron nitride, and a bilayer of titanium and titanium nitride.
- 5. A process for fabricating a semiconductor device comprising the steps of:
- providing a semiconductor substrate having a first and second active regions therein, and a gate dielectric layer overlying the first and second active regions;
- forming a first polycrystalline silicon layer overlying the gate dielectric layer;
- etching the first polycrystalline silicon layer and the gate dielectric layer to define a patterned layer and to expose a contact region at the first active region;
- forming a diffusion barrier layer overlying the patterned layer and the contact region;
- forming a second polycrystalline silicon layer overlying the diffusion barrier layer;
- converting the second polycrystalline silicon layer to a refractory-metal silicide layer,
- wherein the diffusion barrier layer prevents formation of refractory-metal silicide in the first polycrystalline silicon layer and in the semiconductor substrate; and
- sequentially etching the second polycrystalline silicon layer, the diffusion barrier layer, and the patterned layer to form a gate electrode at the second active region and a buried contact structure at the first active region.
- 6. The process of claim 5, wherein the step of converting comprises the steps of:
- depositing a layer of refractory-metal overlying the second polycrystalline silicon layer; and
- applying thermal energy to initiate a reaction between the refractory-metal and the second polycrystalline silicon layer.
- 7. A process for fabricating a semiconductor device comprising the steps of:
- providing a semiconductor substrate having an active region therein and a gate dielectric layer overlying the active region;
- forming a first polycrystalline silicon layer overlying the gate dielectric layer;
- forming a diffusion barrier layer overlying the first polycrystalline silicon layer;
- forming a second polycrystalline silicon layer overlying the diffusion barrier layer; and
- converting the second polycrystalline silicon layer to a refractory-metal silicide layer,
- wherein the diffusion barrier layer prevents the formation of refractory-metal silicide in the first polycrystalline silicon layer;
- sequentially etching the refractory-metal silicide layer, the diffusion barrier layer, and the first polycrystalline silicon layer to form a gate electrode,
- wherein an end-point signal is detected upon exposure of the diffusion barrier layer during the sequentially etching.
- 8. The process of claim 7 wherein the step of forming a diffusion barrier comprises depositing a material selected from the group consisting of titanium nitride, boron nitride, and a bilayer of titanium and titanium nitride.
CROSS-REFERENCE TO RELATED APPLICATION
Related subject matter is disclosed in co-pending, commonly-assigned patent application entitled "Nonvolatile Memory Device Having An Encapsulated Floating-Gate Electrode And Process" having Ser. No. 08 /300,893 filed Sep. 6, 1994.
US Referenced Citations (10)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 337 481 |
Oct 1989 |
EPX |