Claims
- 1. A process for forming a semiconductor device comprising the steps of:
- forming a circuit element;
- forming a capacitor overlying the circuit element, wherein:
- the capacitor includes a first electrode layer, a metal-oxide dielectric layer that overlies the first electrode layer, and a second electrode layer that overlies the dielectric layer; and
- forming a conductive member that electrically connects the circuit element and the second electrode layer to each other, wherein the conductive member extends through the first electrode and dielectric layers of the capacitor.
- 2. The process of claim 1, wherein the metal-oxide dielectric layer includes a material selected from a group consisting of tantalum pentoxide, zirconium titanate, barium titanate, barium strontium titanate, strontium titanate, bismuth titanate, lead zirconate titanate, and lanthanum-doped lead zirconate titanate.
- 3. The process of claim 1, wherein the circuit element is a source/drain region of a transistor.
- 4. The process of claim 1, wherein the conductive member includes a material selected from a group consisting of silicon, a refractory metal, and titanium nitride.
- 5. The process of claim 1, further comprising a step of forming an insulating spacer lying adjacent to the conductive member, the capacitor, and the circuit element, wherein the insulating spacer includes a material selected from a group consisting of a refractory metal oxide and magnesium oxide.
- 6. A process for forming a random-access memory cell comprising the steps of:
- forming a transistor having a source/drain region;
- forming a capacitor overlying the source/drain region, wherein:
- the capacitor includes a first electrode layer, a metal-oxide dielectric layer that overlies the first electrode layer, and a second electrode layer that overlies the dielectric layer; and
- forming a conductive member that electrically connects the source/drain region and the second electrode layer to each other, wherein the conductive member extends through the first electrode and dielectric layers of the capacitor.
- 7. The process of claim 6, wherein:
- the memory cell is a dynamic-random-access memory cell; and
- the metal-oxide dielectric layer includes a material selected from a group consisting of tantalum pentoxide, zirconate titanate, barium strontium titanate, strontium titanate, lead zirconate titanate, and lanthanum-doped lead zirconate titanate.
- 8. The process of claim 6, wherein:
- the memory cell is a nonvolatile-random-access memory cell; and
- the metal-oxide dielectric layer includes a material selected from a group consisting of barium strontium titanate, barium titanate, bismuth titanate, lead zirconate titanate, and lanthanum-doped lead zirconate titanate.
- 9. The process of claim 6, wherein the conductive member includes a material selected from a group consisting of silicon, a refractory metal, and titanium nitride.
- 10. The process of claim 6 further comprising a step of forming an insulating spacer lying adjacent to the conductive member, the capacitor, and the source/drain region, wherein the insulating spacer includes a material selected from a group consisting of a refractory metal oxide and magnesium oxide.
Parent Case Info
This is a divisional of patent application Ser. No. 08/100,793 filed Aug. 2, 1993, U.S. Pat. No. 5,439,840.
US Referenced Citations (24)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0396221A2 |
Nov 1990 |
EPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
100793 |
Aug 1993 |
|