Claims
- 1. An integrated circuit integrated in a same semiconductor chip, comprising low operating voltage high-performance logic circuitry, a memory device operating at a high operating voltage higher than said low operating voltage, and high operating voltage circuitry operating at said high operating voltage, wherein the high operating voltage circuitry comprises first transistors having a first gate oxide layer with a first thickness, the memory device comprises floating-gate memory cells having a second gate oxide layer with a second thickness, the low operating voltage circuitry comprises second transistors having a third gate oxide layer with a third thickness, and the first transistors have a gate electrode formed from a same polysilicon layer as the one from which a floating-gate electrode of the memory cells is also formed, and the second transistors have a gate electrode formed from a same polysilicon layer as the one from which a control-gate electrode of the memory cells is also formed.
- 2. The integrated circuit according to claim 1, wherein said first gate oxide layer has a thickness of 100-200 Å, said second gate oxide layer has a thickness of 70-110 Å, and said third oxide layer has a thickness of 40-60 Å.
- 3. The integrated circuit according to claim 1, further comprising in a first portions of the semiconductor substrate, a high-voltage well regions of a first and a second conductivity type for containing the first transistors.
- 4. A circuit formed in a semiconductor substrate, comprising:
a high-voltage logic circuit having a first transistor with a first gate oxide region of a first thickness and a first polysilicon gate electrode of a first polysilicon layer wherein the first polysilicon gate electrode is encapsulated by a dielectric layer; a memory device having a second gate oxide region, a floating gate, a dielectric region and a control gate electrode, wherein the second gate oxide region has a second thickness, and the floating gate is formed of the first polysilicon layer; and a low voltage logic circuit having a second transistor with a third gate oxide region of a third thickness and a second polysilicon gate electrode, the control gate electrode of the memory device and the second polysilicon gate electrode being formed from a second polysilicon layer.
- 5. The circuit according to claim 4, wherein said first gate oxide region has a thickness of 100-200 Å, said second gate oxide region has a thickness of 70-110 Å, and said third oxide region has a thickness of 40-60 Å.
- 6. The circuit according to claim 4, wherein the dielectric layer is a triple layer of oxide-nitride-oxide.
- 7. The circuit according to claim 4, wherein the first transistor further comprises a first side wall spacer formed in contact with and adjacent to the dielectric layer.
- 8. The circuit according to claim 7, wherein the second transistor further comprises a second side wall spacer in contact with and adjacent to the second polysilicon gate electrode of the low voltage circuit.
- 9. The circuit according to claim 7, wherein the first polysilicon gate electrode is separated by the dielectric layer from a sidewall spacer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
98830709.6 |
Nov 1998 |
EP |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a divisional of U.S. patent application Ser. No. 09/449,044 filed on Nov. 24, 2001, which is incorporated herein by reference in its entirety.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09449044 |
Nov 1999 |
US |
Child |
10158424 |
May 2002 |
US |