Kameyama, S. et al.: “Base Link-Up Process Technology for Self-Aligned Double Diffusion Bipolar Transistors”, IEEE, 1987, pp. 27-30. |
Nakamae, M.: “Recent Progress and Future Prospect for VLSI Si Biopolar Transistors”, IEEE, 1987, pp. 5-6. |
Chen, T et al..: “An Advanced Bipolar Transistor with Self-aligned Ion-implanted Base and W/poly Emitter,” IEEE, 1987, pp. 31-33. |
Yamaguchi, T. et al.: “Process and Device Performance of a High-Speed Double Poly-Si Bipolar Technology Using Borosenic-Poly Process with Coupling-Base Implant”, IEEE, vol. 35, No. 8, Aug. 1988, pp. 1247-1256. |
Sugiyama, M. et al.: “A40GHz fT Si Bipolar Transistor LSI Technology”, IEEE, 1989, pp. 9.1.1-9. 1.4. |
Van der Velden, J. et al.: “Basic: An Advanced High-Performance Bipolar Process”, IEEE, 1989, pp. 9.4. 1-9.4.4. |
Shiba, T. et al.: “Base Peripheral Effects on High Performance Self-Aligned Bipolar Devices (SICOS)”, Scripta Technica, Inc., 1990, pp. 100-105. |
Hayden, J. D. et al.: “A New Technique for Forming a Shallow Link Base in a Double Polysilicon Bipolar Transistor”, IEEE, 1994, pp. 63-68. |
Park, J. et al.: “Ultrashallow p+/n Junction Formation by 0.5-1 keV Ion Implantation”, Japanese Journal of Applied Physics, vol. 37, No.11B, 1998, pp. L1376-L1378. |