Claims
- 1. A process for the manufacture of a programming voltage limiting and voltage stabilizing component, comprising the following steps:
- (a) forming an N type sink on a single-crystal silicon substrate;
- (b) forming an active area on the surface of said sink;
- (c) implanting N- dopant in an N- region on the surface of the sink inside said active area;
- (d) growing a gate oxide layer on said active area;
- (e) depositing a layer of N+ polysilicon having one part superimposed over a lateral portion of said N- region and another part superimposed to a further portion of said N- region in intermediate position between said lateral portion and an opposite lateral portion of said N- region;
- (f) implanting N+ dopant in an uncovered region of said N- region underlying said opposite lateral portion of the N- region;
- (g) implanting P+ dopant in a further uncovered region of said N- region between said parts of the polysilicon layer; and
- (h) forming external contacts connected respectively to said N+ and P+ regions.
- 2. The process of claim 1 comprising the further step of reoxidation of said N+ polysilicon layer after the deposition thereof.
- 3. A process for the manufacture of a programming voltage limiting and voltage stabilizing component, comprising the following steps:
- (a) forming an N type sink on a single-crystal silicon substrate;
- (b) forming an active area on the surface of said N type sink;
- (c) implanting N- dopant in an N- region on the surface of said sink inside said active area;
- (d) growing a gate oxide layer on said active area;
- (e) implanting N+ dopant in an annular region of said N- doped surface region;
- (f) implanting P+ dopant in a central region of said N- surface region, said P+ region penetrating said N- region and surrounded by said N+ doped annular region; and
- (g) forming external contacts through said gate oxide layer for said N+ and P+ doped regions.
- 4. The proces of claim 3 including the step of forming a Zener diode by said implantation of said P+ dopant in said central region where the Zener diode comprises said central region and said annular region.
Priority Claims (1)
Number |
Date |
Country |
Kind |
22228 A/89 |
Oct 1989 |
ITX |
|
Parent Case Info
This application is a continuation of Ser. No. 07/605,895, filed Oct. 30, 1990, now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0055182 |
Jun 1982 |
EPX |
0320217 |
Jun 1989 |
EPX |
63-100773 |
May 1988 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Muller, Device electronic for integrated circuits second edition, John Willey Sons (1986), N.Y., p. 80. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
604895 |
Oct 1990 |
|