Claims
- 1. Semiconductor chip circuit for generating an internal clock signal having constant T.sub.on and T.sub.off intervals per cycle from a received clock signal having a period within a range of potential periods and variable T.sub.on and T.sub.off intervals per cycle, said circuit comprising:
- automated means for periodically generating a set pulse synchronized with the beginning of a corresponding period of said received clock signal, each corresponding period of said received clock signal being within said range of potential periods;
- a latch for outputting said internal clock signal, said latch having a set input and a reset input, said latch receiving each generated set pulse at its set input and responding thereto by initiating output of an internal clock signal; and
- digital means for automatically adaptively generating a reset pulse for each generated set pulse, each reset pulse being generated relative to the corresponding period of said received clock signal, and each reset pulse being output to the reset input of said latch, said digital means including timing means for generating within a substantially constant fraction of the received clock signal's corresponding period said reset pulse to reset said latch and thereby produce said constant T.sub.on and T.sub.off intervals per cycle of said internal clock signal output from said latch notwithstanding variation in the period of said received clock signal within said range of potential periods.
- 2. The circuit of claim 1, wherein the internal clock signal has a frequency and wherein said frequency equals said received clock signal frequency.
- 3. The circuit of claim 1, wherein the constant T.sub.on and T.sub.off intervals define a T.sub.on /T.sub.off ratio per cycle of said internal clock signal and wherein said T.sub.on /T.sub.off ratio is substantially one.
- 4. The circuit of claim 1, wherein the constant T.sub.on and T.sub.off intervals define a T.sub.on /T.sub.off ratio per cycle of said internal clock signal and wherein said T.sub.on /T.sub.off ratio equals other than one.
Parent Case Info
This application is a continuation of application Ser. No. 07/937,545, filed Aug. 28, 1992, abandoned, and is a continuation of application Ser. No. 07/720,079, filed Jun. 24, 1991, now U.S. Pat. No. 5,179,294.
US Referenced Citations (15)
Non-Patent Literature Citations (1)
Entry |
James Miller, Ben Roberts, Paul Madland "High Performance Circuits for the i486 Processor," Proc. Custom Integrated Circuit Conference, Oct. 2-4, 1989, pp. 188-192. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
937545 |
Aug 1992 |
|
Parent |
720079 |
Jun 1991 |
|