Process insensitive delay line

Information

  • Patent Application
  • 20070273421
  • Publication Number
    20070273421
  • Date Filed
    May 24, 2006
    18 years ago
  • Date Published
    November 29, 2007
    17 years ago
Abstract
A delay line including a phase detector having two inputs and one output. The first input of the phase detector is connected to an input of the delay line. The second input of the phase detector is connected to an output of the delay line. The output of the phase detector is connected to a control circuit which controls current flow at a control node to produce a control voltage at the node. A voltage-controlled delay unit is responsible to the control voltage to control a delay applied to a signal at an input of the delay line.
Description

BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 depicts a pixel-array readout scheme;



FIG. 2 illustrates a timing relationship between the sampling columns and the crow-bar switches of FIG. 1,



FIG. 3 depicts a block diagram of a desired embodiment of a process-insensitive delay line;



FIG. 4 depicts an exemplary design of the phase detector 110 of FIG. 3;



FIG. 5 depicts an exemplary design of the voltage-controlled delay-unit 130 of FIG. 3, and



FIG. 6 illustrates an application of the controllable delay line in the clock generation block of an imager.





DETAILED DESCRIPTION OF THE INVENTION

In a desired embodiment, a process-insensitive delay line is continuously adjustable and is used to reduce or eliminate delay time uncertainties due to process and/or environmental variations. In the desired embodiment, the delay time of the process-insensitive delay line is controlled by the ratio of a charging current (Icharge) and a control current (Icontrol). The charging current and the control current typically come from a digitally controlled current source (IDAC), in which the control current is adjustable by a multi-bit digital code. For example, and without limitations, the process-insensitive delay line may be used in a CMOS imager to improve performance with a sample and hold circuit having a continuously-adjustable accurate crow-bar delay control to reduce column-wise fixed noise pattern (FPN), and to improve a continuously-adjustable accurate non-overlapping time control for an analog to digital converter (ADC).



FIG. 3 depicts a block diagram of a desired embodiment of a process-insensitive delay line 300. Process-insensitive delay line 300 includes an input signal terminal 305, a phase detector 310, a charge current (Icharge) source 315, a control current source (Icontrol) 320, a voltage-control node (Vcontrol) 325, a voltage-controlled delay-unit 330, a two position switch 340, a capacitor 345, and an output terminal 335. The output from output terminal 335 of the voltage-controlled delay-unit 330 is a delayed version of the signal received at the input terminal 305. The delay time resulting from FIG. 3 is controlled by the voltage level at voltage-control node 325. As the voltage level at voltage-control node 325 increases, the resulting delay time decreases.


The phase detector 310 compares the phase difference between the input signal IN and the output signal OUT and produces a pulse (K) that corresponds to the time difference of the rising edges of the input IN and output OUT signals. The pulse produced by phase detector 310 is used to configure the two position switch 340 such that the charge current source 315 is connected to the voltage-control node 325. When no delay is required, phase detector 310 does not pulse the two position switch 340 and the charge current source 315 is not connected to the voltage-control node 325. However, during a desired delay period of the output of the process-insensitive delay line 300, phase detector 310 pulses two position switch 340 such that charge current source 315 is connected to voltage-control node 325. In this configuration, charge current source 315 attempts to increase the charge on voltage-control node 325. Simultaneously, control current source 320 extracts charges from voltage-control node 325 during the entire clock cycle. At equilibrium, there is no net charge being received by voltage-control node 325 and there is no net charge being dissipated from voltage-control node 325. At equilibrium the following equation is satisfied: Icharge*tdelay=Icontrol*tclk where Icharge is the charge added during 1 clock period from charge current source 315, Icontrol is the charge dissipated during one clock period, tdelay is the delay time and tclk is the clock time in nanoseconds (clock pulse). Rearranging the equation results in: tdelay=(Icontrol/Icharge)*tclk, while the absolute values of both Icharge and Icontrol are affected by process and/or environmental variations, since both Icharge and Icontrol come from the same IDAC, the ratio of Icontrol/Icharge remains unaffected by process and/or environmental variations. Based on the design of the IDAC, the ratio Icontrol/Icharge is controlled by a multi-bit digital code.


For example, and without limitation, in one of the possible IDAC designs, the charging current source 315 is designed to be 16 microamps (μA), while the control current source 320 is adjustable through a 6-bit digital code between 0 μA and 16 μA linearly. For example, if a digital code of 000100 (binary) is selected, then the control current source 320 is 1.016 μA. Assuming a clock frequency of 25 MHz, the corresponding delay time is expected to be:






t
delay=(Icontrol/Icharge)*tclk






t
delay=1.016 μA/16 μA*40 nS






t
delay=0.0635*40 nS=2.54 nS


When process and/or environmental variations occur, the absolute values of both Icontrol and Icharge change, but the ratio of the two currents is only determined by the multi-bit digital code and remains at 0.0635, which ensures the delay time is still 2.54 nS. Similarly, a digital code of 001000 would result in a tdelay of 5.08 nS and a digital code of 010000 would result in a tdelay of 10.16 nS.


In a desired embodiment, voltage-controlled delay unit 330 has two inputs; one of which is connected to the voltage-control node 325 and the second of which is connected to receive the input signal IN. When a delay is required, the input connected to the voltage-control node 325 is determined by the net effect of integration of the charge current source 315 and the control current source 320 on the capacitor 345.



FIG. 4 depicts one exemplary phase detector which may be used as phase detector 310 of FIG. 3. The illustrated embodiment of the phased detector 310 of FIG. 4 includes two input terminals 405 and 415, an inverter 410, a NAND gate 420 and an output terminal 425. The phased detector 310 compares the phase difference between the input (received at terminal 415) and the output signal (received at terminal 405), and outputs a pulse, at output terminal 425, that corresponds to the time difference of the rising edges of the received input and output signals.



FIG. 5 depicts one exemplary voltage-controlled delay-unit which may be used as delay-unit 330 of FIG. 3. In the illustrated embodiment, the voltage-controlled delay-unit 330 includes two input terminals 505 and 510, a node 515, three transistors 520, 525 and 530, an inverter 540 and an output terminal 545. The voltage-controlled delay unit 330 receives Vcontrol at terminal 505, input at terminal 510 and produces an output signal at terminal 545.


The process-insensitive delay line 300 may be utilized within many applications such as in a CMOS imager as described above and in other applications such as DRAM applications, and may also be characterized as an analog delay lock loop, or a charge pump.



FIG. 6 illustrates the use of the controllable delay line 610 in the clock generation block 615 of an imager 620. As illustrated, when the controllable delay line 610 is used in the generation block 615 the imager 620 can better tolerate power supply voltage variations, process variations, and environmental temperature variations. As described, the falling edge of the crow-bar can be more accurately controlled, allowing more time to reset the first stage of the readout circuitry to potentially improve the performance of the readout circuitry.

Claims
  • 1. A delay line comprising: a phase detector having two inputs and one output, said first input of said phase detector connected to an input of said delay line, said second input of said phase detector connected to an output of said delay line, said output of said phase detector connected to a two position switch;a charge current source connected to one terminal of said two position switch;a control current source connected to a voltage-control node and to a second terminal of said two position switch;a capacitor located in parallel with said control current source; anda voltage-controlled delay unit having two inputs and one output, said first input of said voltage-controlled delay unit connected to said voltage-control node, said second input of said voltage-controlled delay unit connected to said input of said delay line, and said output of said voltage-controlled delay unit being the output of said delay line.
  • 2. The delay line of claim 1 wherein said phase detector is used to control said two position switch such that said charge current source is connected to said voltage control node during a delay period.
  • 3. The delay line of claim 1 wherein said first input of said voltage-controlled delay unit is determined by the net effect on said capacitor of an integration of charge current of the charge current source and control current of the control current source.
  • 4. The delay line of claim 1 wherein said phase detector compares a phase of said first input from said delay line and a phase of said second input from said output of said delay line and uses said comparison to switch said two position switch such that said charge current source is connected to said voltage-control node during a delay period.
  • 5. The delay line of claim 1 wherein said phase detector comprises an inverter and a NAND gate.
  • 6. The delay line of claim 1 wherein said voltage-controlled delay unit comprises one transistor and an inverter.
  • 7. The delay line of claim 1 wherein said delay line is a process-insensitive delay line.
  • 8. A delay line comprising: a phase detector having two inputs and one output, said first input of said phase detector connected to an input of said delay line, and said second input of said phase detector connected to an output of said delay line;a charge current source switchably connected to a voltage-control node for supply a charge to said node;a control current source connected to said voltage-control node for draining charge from said node;a capacitor connected to said voltage control node for storing charge;a voltage-controlled delay unit having two inputs and one output, said first input of said voltage-controlled delay unit connected to said voltage-control node, said second input of said voltage-controlled delay unit connected to said input of said delay line, and said output of said voltage-controlled delay unit being the output of said delay line; andmeans for switchably connecting said charge current source to said voltage-control node when said input signal is to be delayed.
  • 9. The delay line of claim 8 wherein said means for connecting said charge current source to said voltage-control node is dependent on a comparison performed in said phase detector between said two inputs.
  • 10. A delay line comprising: a phase detector for receiving an input signal and an output signal and outputting pulses based on the differences between said input signal and said output signal;a control circuit responsive to said pulses, for controlling current flow at a control node to produce a control voltage at said node based on pulses received from said phase detector; anda delay unit for outputting a delayed input signal as the output signal based on said control voltage.
  • 11. A method of delaying a signal, said method comprising the steps of: providing said signal to a first input of a phase detector and to a first input of a voltage-controlled delay unit;providing an output of said voltage-controlled delay unit to a second input of said phase detector;electrically connecting a voltage-control node to a second input of said voltage-controlled delay unit wherein a voltage of said voltage-control node is controlled by a capacitor connected in parallel with a control current source; anddriving a position of a two position switch with an output of said phase detector; such that said two position switch connects a charge current source to a voltage-control node when a delay of the signal is desired.
  • 12. The method of claim 11 wherein a voltage on said capacitor is determined by the net effect on said capacitor of an integration of charge current of the charge current source and control current of the control current source.
  • 13. An imager including a clock generation block, said clock generation block comprising: a clock input,a crow-bar clock output;at least one delay line wherein said delay line includes a phase detector having two inputs and one output, said first input of said phase detector connected to an input of said delay line, said second input of said phase detector connected to an output of said delay line, said output of said phase detector connected to a two position switch;a charge current source connected to one terminal of said two position switch;a control current source connected to a voltage-control node and to a second terminal of said two position switch;a capacitor located in parallel with said control current source; anda voltage-controlled delay unit having two inputs and one output, said first input of said voltage-controlled delay unit connected to said voltage-control node, said second input of said voltage-controlled delay unit connected to said input of said delay line, and said output of said voltage-controlled delay unit being the output of said delay line.
  • 14. The imager of claim 13, wherein said phase detector is used to control said two position switch such that said charge current source is connected to said voltage control node during a delay period.
  • 15. The imager of claim 13, wherein said first input of said voltage-controlled delay unit is determined by the net effect on said capacitor of an integration of charge current of the charge current source and control current of the control current source.
  • 16. The imager of claim 13, wherein said phase detector compares a phase of said first input from said delay line and a phase of said second input from said output of said delay line and uses said comparison to switch said two position switch such that said charge current source is connected to said voltage-control node during a delay period.
  • 17. The imager of claim 13, wherein said phase detector comprises an inverter and a NAND gate.
  • 18. The imager of claim 13, wherein said voltage-controlled delay unit comprises one transistor and an inverter.
  • 19. The imager of claim 13, wherein said delay line is a process-insensitive delay line.
  • 20. A method of delaying an input clock signal within an imager, said method comprising the steps of: providing said input clock signal to a first input of a phase detector and to a first input of a voltage-controlled delay unit;providing an output of said voltage-controlled delay unit to a second input of said phase detector;electrically connecting a voltage-control node to a second input of said voltage-controlled delay unit wherein a voltage of said voltage-control node is controlled by a capacitor connected in parallel with a control current source; anddriving a position of a two position switch with an output of said phase detector; such that said two position switch connects a charge current source to a voltage-control node when a delay of the signal is desired.