Claims
- 1. Method for fabricating an EEPROM memory array comprising the steps of:
- providing a semiconductor substrate having an active region therein;
- forming first and second oxide encapsulated control gate electrodes overlying the active region;
- forming a tunnel oxide layer overlying the substrate intermediate to the first and second control gate electrodes;
- forming floating-gate sidewall spacers adjacent to the first and second control gate electrodes and overlying a portion of the tunnel oxide layer;
- forming an insulating layer overlying the first and second control gate electrodes and the floating-gate sidewall spacers;
- forming first and second select gate electrodes intermediate to sidewall spacers and separated therefrom by the insulating layer; and
- doping the substrate to form a source in the semiconductor substrate intermediate to the first and second floating gate electrodes, using the first and second select gate electrodes as a doping mask.
- 2. The method of claim 1, wherein the step of forming semiconductor sidewall spacers comprises the steps of:
- depositing a layer of semiconductor material to overlie the first and second control gate electrodes;
- anisotropically etching the semiconductor layer to form sidewall spacers adjacent to the first and second control gate electrodes;
- forming an etching mask to protect a portion of the active region and a portion of the sidewall spacers intermediate to the first and second control gate electrodes; and
- etching away unprotected portions of the sidewall spacers.
- 3. The method of claim 1, wherein the step of forming first and second select gate electrodes comprises the steps of:
- depositing a layer of semiconductor material to overlie the insulating layer; and
- etching the semiconductor layer to form first and second opposing portions thereof,
- wherein each opposing portion overlies a portion of the active region, the sidewall spacer, and a portion of the control gate electrode, and
- wherein each opposing portion is separated from the active region by the insulating layer.
- 4. The method of claim 1, wherein the step of forming first and second select gate electrodes comprises the steps of:
- depositing a layer of semiconductor material to overlie the insulating layer; and
- anisotropically etching the semiconductor layer to form sidewall spacers overlying a portion of the active region adjacent to the floating-gate sidewall spacers and separated from the active region by the insulating layer.
Parent Case Info
This is a division of application Ser. No. 08/235,994, now U.S. Pat. 5,422,904, filed May 2, 1994.
US Referenced Citations (8)
Foreign Referenced Citations (2)
Number |
Date |
Country |
62-43179 |
Feb 1987 |
JPX |
63-45862 |
Feb 1988 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Yamauchi, et al., "A 5V-Only Virtual Ground Flash Cell with an Auxiliary Gate for High Density and High Speed Application", IEEE Sep. 1991, pp. 319-322. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
235994 |
May 1994 |
|