Claims
- 1. A method for fabricating a polysilicon resistor which includes a resistor body portion and at least two contact portions, said method comprising the steps of:forming a polysilicon layer; doping said polysilicon layer to obtain a first resistivity; forming an insulating layer over said polysilicon layer; removing a portion of said insulating layer such that said resistor body portion of said polysilicon layer remains beneath said insulating layer but said contact portions are exposed; subsequent to said step of removing a portion of said insulating layer, etching said polysilicon layer to form a resistor which includes said resistor body and said at least two contact portions abutting said resistor body; performing a second doping step wherein said two contact portions are doped without substantially affecting the doping concentration of said resistor body; subsequent to said step of forming an insulating layer, forming a sidewall spacer along sidewalls of said resistor body and said at least two contact portions, said sidewall spacer also being formed along a sidewall of said insulating layer formed on said contact portions; subsequent to said second doping step, forming a suicide region on said contact portions.
- 2. A method of forming an integrated circuit device including at least one polysilicon resistor which includes a resistor body and two contact portions, said method comprising the steps of:forming a polysilicon layer; doping said polysilicon layer to achieve a first sheet resistance; forming an insulating layer over said polysilicon layer; etching a portion of said insulating layer to define said resistor body in said polysilicon layer, said etching step exposing said two contact portions of said polysilicon layer; subsequent to said step of removing a portion of said insulating layer, patterning and etching said polysilicon layer to define said first and second contact portions abutting said resistor body and simultaneously forming at least one polysilicon element of a second electronic device; performing a second doping step wherein said first and second contact portions are doped without substantially affecting the doping concentration of said resistor body; subsequent to said step of forming an insulating layer, forming a sidewall spacer along sidewalls of said two contact portions, said resistor body and said at least one polysilicon element; subsequent to said second doping step, forming a silicide region on each of said first and second contact portions.
- 3. The method of claim 1 wherein said insulating layer comprises an oxide layer.
- 4. The method of claim 1 wherein said insulating layer comprises an nitride layer.
- 5. The method of claim 1 wherein said polysilicon layer is formed at least partially over a field oxide region.
- 6. The method of claim 1 wherein said second doping step comprises the step of heavily doping said polysilicon layer prior to etching said polysilicon layer.
- 7. The method of claim 1 wherein said second doping step comprises the step of heavily doping said contact portions of said polysilicon layer subsequent to etching said polysilicon layer.
- 8. The method of claim 1 wherein said doping steps comprise implanting an n-type impurity.
- 9. The method of claim 1 wherein said doping steps comprise implanting a p-type impurity.
- 10. The method of claim 1 wherein said doping steps include doping both n-type and p-type impurities.
- 11. The method of claim 2 wherein said resistor body is formed at least partially over a field oxide region.
- 12. The method of claim 2 and further comprising the step of forming a sidewall insulating region adjacent said polysilicon element subsequent to patterning and etching said polysilicon layer.
- 13. The method of claim 2 wherein said second doping step comprises the step of doping said contact portions prior to patterning and etching said polysilicon layer.
- 14. The method of claim 2 wherein said second doping step comprises the step of doping said contact portions subsequent to patterning and etching said polysilicon layer.
- 15. The method of claim 2 and further comprising the step of annealing said polysilicon layer subsequent to patterning and etching said polysilicon layer.
- 16. The method of claim 2 wherein said insulating layer comprises an oxide layer.
- 17. The method of claim 16 wherein said insulating layer comprises an oxide/nitride layer.
- 18. The method of claim 2 wherein said second electronic device comprises a field effect transistor.
- 19. The method of claim 18 wherein said at least one element comprises a field effect transistor gate.
- 20. The method of claim 1 said step of forming a sidewall spacer includes the step of depositing an insulating material.
- 21. The method of claim 2 said step of forming a sidewall spacer includes the step of depositing an insulating material.
Parent Case Info
This application is a continuation of application Ser. No. 08/060,189 filed May 10, 1993 (now abandoned), which is a division of 08/014,890 filed Feb. 8, 1993 now U.S. Pat. No. 5,465,005 (Issued Nov. 7, 1995), which is a continuation of 07/785,360 filed Oct. 30, 1991 now U.S. Pat. No. 5,236,857 (Issued Aug. 17, 1993).
US Referenced Citations (12)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0140488 |
Oct 1979 |
JP |
0079584 |
May 1984 |
JP |
0005537 |
Jan 1985 |
JP |
0239972 |
Oct 1988 |
JP |
0007550 |
Jan 1989 |
JP |
Non-Patent Literature Citations (3)
Entry |
Chang et al., Bulk Resistors in Integrated Circuits, IBM TDB, vol. 12, No. 1, p. 19, Jun. 1969. |
T. H. Ning, Polysilicon Resistor Process for Bipolar and MOS Applications, IBM TDB, vol. 23, No. 1, pp. 368-370, Jun. 1980. |
C. G. Jambotkar, Method to Form Polysilicon Resistors Along with High-Performance Transistors, IBM TDB, vol. 23, No. 12, May 1981, pp. 5392-5395. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
08/060189 |
May 1993 |
US |
Child |
08/247910 |
|
US |
Parent |
07/785360 |
Oct 1991 |
US |
Child |
08/014890 |
|
US |