Claims
- 1. A process for forming at least one non-linear element on a flexible substrate, the process comprising:
securing a flexible substrate on a substantially rigid carrier; forming at least one non-linear element on the flexible substrate while is flexible substrate is secured to the substantially rigid carrier; and separating the flexible substrate and the at least one non-linear element from the substantially rigid carrier.
- 2. A process according to claim 1 wherein the flexible substrate comprises a polyimide layer.
- 3. A process according to claim 1 wherein the flexible substrate comprises any one or more of a moisture barrier layer, a reflective layer, a release layer and a dielectric capping layer.
- 4. A process according to claim 3 wherein the reflective layer comprises a polymeric material having reflective metal particles dispersed therein.
- 5. A process according to claim 1 wherein the substantially rigid carrier transmits at least one wavelength of electromagnetic radiation, and the formation of the at least one non-linear element comprises at least one step in which electromagnetic radiation is transmitted through the substantially rigid carrier.
- 6. A process according to claim 1 wherein the carrier is formed at least in part of glass.
- 7. A process according to claim 1 wherein the at least one non-linear element comprises at least one backplane for an electro-optic display.
- 8. A process according to claim 7 wherein the at least one non-linear element comprises a plurality of discrete backplanes for electro-optic displays.
- 9. A process according to claim 8 wherein, following formation of the plurality of backplanes, both the flexible substrate and the substantially rigid carrier are separated into a plurality of separate sections, each comprising one backplane, and thereafter in each of the separate sections, the substantially rigid carrier is separated from the flexible substrate and the backplane.
- 10. A process according to claim 9 wherein, after the formation of the plurality of separate sections, but before separation of the substantially rigid carrier from the flexible substrate in each section, each section is subjected to at least one of attachment of an electrical connector to the backplane, and deposition of an electro-optic medium on the backplane.
- 11. A process according to claim 9 wherein separation of the substantially rigid carrier from the backplane is effected by radiation ablation of an ablatable layer disposed between the substantially rigid carrier and the backplane.
- 12. A process according to claim 9 further comprising attaching a supporting layer to the flexible substrate after separation of the flexible substrate from the substantially rigid carrier.
- 13. A process according to claim 8 wherein, following formation of the plurality of backplanes, the flexible substrate is separated from the substantially rigid carrier, and thereafter the flexible substrate is separated into a plurality of separate sections, each comprising one backplane.
- 14. A process according to claim 13 wherein, after separation of the substantially rigid carrier from the flexible substrate but before separation of the flexible substrate into the sections, the flexible substrate is subjected to at least one of attachment of an electrical connector to each of the backplanes, and deposition of an electro-optic medium on the backplanes.
- 15. A process according to claim 13 wherein separation of the substantially rigid carrier from the backplane is effected by radiation ablation of an ablatable layer disposed between the substantially rigid carrier and the backplane.
- 16. A process according to claim 13 further comprising attaching a supporting layer to the flexible substrate after separation of the flexible substrate from the substantially rigid carrier.
- 17. A process according to claim 9 wherein, following formation of the plurality of backplanes, a transfer substrate is secured to the exposed surface of the flexible substrate carrying the backplanes, and thereafter the flexible substrate is separated from the substantially rigid carrier.
- 18. A process according to claim 17 wherein separation of the substantially rigid carrier from the flexible substrate is effected by radiation ablation of an ablatable layer disposed between the substantially rigid carrier and the backplane.
- 19. A process according to claim 17 further comprising separating the flexible substrate into a plurality of sections each comprising one backplane, after separation of the substantially rigid carrier from the flexible substrate.
- 20. A process according to claim 19 wherein the transfer substrate is removed from the flexible substrate prior to separation of the flexible substrate into the sections.
- 21. A process according to claim 1 wherein the substantially rigid carrier has a coefficient of thermal expansion which is at least as great as the coefficient of thermal expansion of the flexible substrate.
- 22. A process according to claim 1 wherein one of the substantially rigid carrier and the flexible substrate is provided with a plurality of projections and the other of the substantially rigid carrier and the flexible substrate is provided with a plurality of aperture or recesses arranged to receive the projections, and the flexible substrate is secured to the substantially rigid carrier by inserting the projections into the apertures or recesses.
- 23. A process according to claim 1 wherein the flexible substrate is secured to the substantially rigid carrier by spot welding.
- 24. A process according to claim 1 wherein the flexible substrate is magnetically secured to the substantially rigid carrier.
- 25. A method for forming a transistor array on a insulating substrate, the method comprising, in order:
forming a plurality of gate electrodes on the substrate; depositing over said gate electrodes a dielectric layer, a semiconductor layer and a conductive layer; patterning said conductive layer to form adjacent each gate electrode a source and drain electrode pair separated by a channel region, said patterning also forming a pixel electrode for each source and drain electrode pair, said pixel electrode being electrically connected to one of the source and drain electrodes; covering said channel region of each transistor with an etch-resistant material; and etching the resultant structure using the etch-resistant material and the exposed portions of the conductive layer as a mask, said etching extending substantially through the semiconductor layer between adjacent transistors.
- 26. A transistor array produced by the method according to claim 25.
- 27. An electro-optic display comprising a transistor array according to claim 26 in combination with a plurality of pixel electrodes each of which is connected to one of the source and drain electrodes of one transistor of the array, an electro-optic medium disposed adjacent the pixel electrodes and at least one electrode on the opposed side of the electro-optic medium from the pixel electrodes.
- 28. A process for forming a diode on a substrate, the process comprising:
depositing a first conductive layer on the substrate; depositing a second patterned conductive layer over part of the first conductive layer; depositing a patterned dielectric layer over part of the first conductive layer; and etching the first conductive layer using the second patterned conductive layer and the dielectric layer as an etch mask, thereby forming at least one diode on the substrate.
- 29. In a process for driving an impulse-sensitive electro-optic display, which comprises applying to each of the pixels of the display a voltage selected from within a voltage range for a time selected within a time range, the improvement which comprises providing an additional voltage spaced from said voltage range, and applying the additional voltage to at least one pixel of the display for a time within the time range.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application claims priority from Application Serial No. 60/375,248, filed Apr. 24, 2002 and Application Serial No. 60/376,603, filed Apr. 30, 2002.
[0002] Referenced-Applications
[0003] This application is also related to copending application Ser. No. 09/565,413, filed May 5, 2000; copending application Ser. No. 09/904,109, filed Jul. 12, 2001 (Publication No. 2002/0106847); copending application Ser. No. 09/904,435, filed Jul. 12, 2001 (Publication No. 2002/0060321), and copending application Ser. No. 10/065,795, filed Nov. 20, 2002. This application is also related to copending application Ser. No. 10/249,618, of even date herewith, entitled “Backplanes for display applications, and components for use therein”. The entire contents of the aforementioned applications are herein incorporated by reference. The entire contents of all United States patents and published applications mentioned below are also herein incorporated by reference.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60375248 |
Apr 2002 |
US |
|
60376603 |
Apr 2002 |
US |